Electroencephalogram System Based on CMOS Analog Front-End Interleaved Chain Architecture

被引:0
|
作者
Abdallah, Aisha [1 ]
Mahmoud, Soliman [1 ]
机构
[1] Univ Sharjah, Dept Elect & Comp Engn, Sharjah, U Arab Emirates
关键词
D O I
暂无
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
CMOS Analog Front-End (AFE) interleaved chain architecture for EEG detection system is presented. The proposed chain consists of three stages; the first and the third stages are amplifiers, while the second stage is dual-notch low pass filter (DNLPF). A basic building block is based on operational transconductance amplifier (OTA) with digitally programmable feature. It is used to realize amplifier and DNLPF stages. The first stage is the cascaded instrumentation amplifier (CIA) which offers a fixed gain of 31dB with high pass cutoff frequency at 1Hz. Due to powerline interference; DNLPF is designed to have two notches at 50Hz and at 150Hz. The second notch is used to reject third harmonic of powerline signal. The variable gain amplifier (VGA) provides controllable gain (25dB-47dB). PSpice post layout simulation results for the extracted AFE using 0.25 mu m CMOS process and operating under +/- 0.8V supply voltage are also given. AFE has a gain ranging from 47dB to 68dB, a power dissipation of 27 mu W, and input referred noise (IRN) of 4 mu V/root Hz.
引用
收藏
页码:5 / 8
页数:4
相关论文
共 50 条
  • [31] Silicon MEMS Disk Resonator Gyroscope With an Integrated CMOS Analog Front-End
    Su, Tsanh-Hung
    Nitzan, Sarah H.
    Taheri-Tehrani, Parsa
    Kline, Mitchell H.
    Boser, Bernhard E.
    Horsley, David A.
    IEEE SENSORS JOURNAL, 2014, 14 (10) : 3426 - 3432
  • [32] A CMOS analog front-end for silicon pixel detectors for γ imaging in medical application
    Cencelli, Valentino Orsolini
    de Notaristefani, Francesco
    D'Abramo, Enrico
    Fabbri, Andrea
    Zerilli, Luca
    NUCLEAR INSTRUMENTS & METHODS IN PHYSICS RESEARCH SECTION A-ACCELERATORS SPECTROMETERS DETECTORS AND ASSOCIATED EQUIPMENT, 2007, 572 (01): : 353 - 354
  • [33] A 1 GHz CMOS analog front-end for a generalized PRML read channel
    Sun, D
    Xotta, A
    Abidi, AA
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2005, 40 (11) : 2275 - 2285
  • [34] Submicron CMOS technologies for low-noise analog front-end circuits
    Manghisoni, M
    Ratti, L
    Re, V
    Speziali, V
    IEEE TRANSACTIONS ON NUCLEAR SCIENCE, 2002, 49 (04) : 1783 - 1790
  • [35] EMBEDDABLE CMOS 3.3V ANALOG FRONT-END FOR CD APPLICATIONS
    DELLOVA, F
    BONHOURE, B
    PAILLARDET, F
    IEEE TRANSACTIONS ON CONSUMER ELECTRONICS, 1995, 41 (03) : 821 - 826
  • [36] A CMOS analog front-end IC for portable EEG/ECG monitoring applications
    Ng, KA
    Chan, PK
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-REGULAR PAPERS, 2005, 52 (11) : 2335 - 2347
  • [37] 28 nm CMOS analog front-end channels for future pixel detectors
    Gaioni L.
    Fratus M.
    Galliani A.
    Manghisoni M.
    Ratti L.
    Re V.
    Riceputi E.
    Traversi G.
    Nuclear Instruments and Methods in Physics Research, Section A: Accelerators, Spectrometers, Detectors and Associated Equipment, 2023, 1045
  • [38] AN ANALOG CMOS FRONT-END FOR A D2-MAC TV DECODER
    REDMANWHITE, W
    BRACEY, M
    TIJOU, J
    MURRAY, B
    HOPWOOD, C
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1994, 29 (08) : 998 - 1001
  • [39] A 40 Gbps Optical Receiver Analog Front-End in 65 nm CMOS
    Chou, Shun-Tien
    Huang, Shih-Hao
    Hong, Zheng-Hao
    Chen, Wei-Zen
    2012 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS 2012), 2012, : 1736 - 1739
  • [40] A Novel Output Baseline Holder Circuit for CMOS Front-End Analog Channels
    Corsi, F.
    Foresta, M.
    Marzocca, C.
    Matarrese, G.
    Tauro, A.
    2008 IEEE NUCLEAR SCIENCE SYMPOSIUM AND MEDICAL IMAGING CONFERENCE (2008 NSS/MIC), VOLS 1-9, 2009, : 751 - +