Modeling and simulation of a serial-link multistage interconnection network using VHDL

被引:0
|
作者
Vakilzadian, H
SharifKashani, H
Nagisetty, S
机构
关键词
D O I
暂无
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
A serial-link multistage interconnection network has been proposed [1] as an alternative for a full-mesh single stage network [2-4] for connecting an array of processors and memory modules. In this network columns of switches are used to connect the serial bi-directional links to the processors and memory elements. The inner column of switches are connected point-to-point where the outer columns are connected in binary tree topology. This paper describes a modeling and simulation study of the performance of the network using VHDL. Since this level of modeling is low level, the results have been compared against a serial point-to-point network described in VHDL. Both networks have been modeled in Network II.5 and the results of response time and link utilization are also included.
引用
收藏
页码:271 / 275
页数:5
相关论文
共 50 条
  • [31] VHDL modeling of EMG signal classification using artificial neural network
    Ahsan, M. R., 1600, Asian Network for Scientific Information (12):
  • [32] Realistic Link Modeling and Simulation using WiLinkSim
    Konrad, Almudena
    IEEE LOCAL COMPUTER NETWORK CONFERENCE, 2010, : 669 - 675
  • [33] Modeling the Interconnection of a Pseudo-Differential Link Using a Wide Return Conductor
    Broyde, Frederic
    Clavelier, Evelyne
    2009 IEEE WORKSHOP ON SIGNAL PROPAGATION ON INTERCONNECTS, 2009, : 107 - 110
  • [34] High-speed phase rotator using resistive interpolation for 3.75-6.9Gbit/s serial-link receiver
    Hong, G. -M.
    Shin, W. -Y.
    Shim, D.
    Park, J. -H.
    Kim, M. -O.
    Kim, S.
    ELECTRONICS LETTERS, 2012, 48 (08) : 429 - U32
  • [35] PARALLEL SWITCH-LEVEL FAULT SIMULATION PERFORMANCE MODELING USING VHDL
    RYAN, CA
    TRONT, JG
    SIMULATION, 1995, 64 (05) : 308 - 319
  • [36] Using VHDL based modeling, synthesis, and simulation in an introductory computer architecture laboratory
    Hamblen, JO
    INTERNATIONAL JOURNAL OF ELECTRICAL ENGINEERING EDUCATION, 1996, 33 (03) : 251 - 260
  • [37] AN APPROACH TO DETAILED MODELING OF DIGITAL CMOS GATES FOR LOGIC SIMULATION USING VHDL
    LEHMANN, G
    NAGEL, P
    MULLERGLASER, KD
    AEU-ARCHIV FUR ELEKTRONIK UND UBERTRAGUNGSTECHNIK-INTERNATIONAL JOURNAL OF ELECTRONICS AND COMMUNICATIONS, 1995, 49 (02): : 81 - 90
  • [38] Behavioral modeling and simulation of semiconductor devices and circuits using VHDL-AMS
    Mortczaee, R.
    Karimi, Gh. R.
    Mirzakuchaki, S.
    2007 IEEE INTERNATIONAL SYMPOSIUM ON INTELLIGENT SIGNAL PROCESSING, CONFERENCE PROCEEDINGS BOOK, 2007, : 119 - +
  • [39] Modeling and Simulation of Unsteady Flow in Multistage Compressors Using Interdomain Boundaries
    Neumeier, Yedidia
    Mishra, Abhishek
    Prasad, J. V. R.
    James, Darrell K.
    JOURNAL OF PROPULSION AND POWER, 2022, 38 (04) : 494 - 507
  • [40] A 10-Gb/s CMOS serial-link receiver using eye-opening monitoring for adaptive equalization and for clock and data recovery
    Suttorp, Thomas
    Langmann, Ulrich
    PROCEEDINGS OF THE IEEE 2007 CUSTOM INTEGRATED CIRCUITS CONFERENCE, 2007, : 277 - 280