Analysis and Optimization of Fault-Tolerant Embedded Systems with Hardened Processors

被引:0
|
作者
Izosimov, Viacheslav [1 ]
Polian, Ilia [2 ]
Pop, Paul [3 ]
Eles, Petru [1 ]
Peng, Zebo [1 ]
机构
[1] Linkoping Univ, Dept Comp & Inform Sci, SE-58183 Linkoping, Sweden
[2] Univ Freiburg, Inst Comp Sci, D-79110 Freiburg, Germany
[3] Tech Univ Denmark, Dept Informat & Math Modelling, DK-2800 Lyngby, Denmark
关键词
DESIGN; TASKS;
D O I
暂无
中图分类号
TP [自动化技术、计算机技术];
学科分类号
0812 ;
摘要
In this paper we propose an approach to the design optimization of fault-tolerant hard real-time embedded systems, which combines hardware and software fault tolerance techniques. We trade-off between selective hardening in hardware and process re-execution in software to provide the required levels of fault tolerance against transient faults with the lowest-possible system costs. We propose a system failure probability (SFP) analysis that connects the hardening level with the maximum number of re-executions in software. We present design optimization heuristics, to select the fault-tolerant architecture and decide process mapping such that the system cost is minimized, deadlines are satisfied, and the reliability requirements are fulfilled.
引用
收藏
页码:682 / +
页数:2
相关论文
共 50 条
  • [31] FAULT-TOLERANT SYSTEM OPTIMIZATION
    ROSE, J
    PROCEEDINGS ANNUAL RELIABILITY AND MAINTAINABILITY SYMPOSIUM, 1980, (NSYM): : 95 - 100
  • [32] FAIL-STOP PROCESSORS - AN APPROACH TO DESIGNING FAULT-TOLERANT COMPUTING SYSTEMS
    SCHLICHTING, RD
    SCHNEIDER, FB
    ACM TRANSACTIONS ON COMPUTER SYSTEMS, 1983, 1 (03): : 222 - 238
  • [33] Fault-tolerant nanoscale processors on semiconductor nanowire grids
    Moritz, Csaba Andras
    Wang, Teng
    Narayanan, Pritish
    Leuchtenburg, Michael
    Guo, Yao
    Dezan, Catherine
    Bermaser, Mahmoud
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-REGULAR PAPERS, 2007, 54 (11) : 2422 - 2437
  • [34] THE DIOGENES APPROACH TO TESTABLE FAULT-TOLERANT ARRAYS OF PROCESSORS
    ROSENBERG, AL
    IEEE TRANSACTIONS ON COMPUTERS, 1983, 32 (10) : 902 - 910
  • [35] Fault-tolerant high-performance cordic processors
    Kwak, JH
    Piuri, V
    Swartzlander, EE
    IEEE INTERNATIONAL SYMPOSIUM ON DEFECT AND FAULT TOLERANCE IN VLSI SYSTEMS, PROCEEDINGS, 2000, : 164 - 172
  • [36] A formal approach for the synthesis and implementation of fault-tolerant industrial embedded systems
    Sun, Wei-Tsun
    Girault, Alain
    Delaval, Gwenael
    2015 10TH IEEE INTERNATIONAL SYMPOSIUM ON INDUSTRIAL EMBEDDED SYSTEMS (SIES), 2015, : 264 - 272
  • [37] An integrated fault-tolerant design framework for VLIW processors
    Chen, YY
    Horng, SJ
    Lai, HC
    18TH IEEE INTERNATIONAL SYMPOSIUM ON DEFECT AND FAULT TOLERANCE IN VLSI SYSTEMS, PROCEEDINGS, 2003, : 555 - 562
  • [38] Power-effective fault-tolerant VLIW processors
    Chen, YY
    Tai, CC
    8TH WORLD MULTI-CONFERENCE ON SYSTEMICS, CYBERNETICS AND INFORMATICS, VOL V, PROCEEDINGS: COMPUTER SCIENCE AND ENGINEERING, 2004, : 156 - 161
  • [39] Fault-tolerant scheduling for real-time embedded control systems
    Yang, CH
    Deconinck, G
    Gui, WH
    JOURNAL OF COMPUTER SCIENCE AND TECHNOLOGY, 2004, 19 (02) : 191 - 202
  • [40] An Architecture for Highly Reliable Fault-Tolerant Adaptive Distributed Embedded Systems
    Barranco, Manuel
    Derasevic, Sinisa
    Proenza, Julian
    COMPUTER, 2020, 53 (03) : 38 - 46