Analysis and Optimization of Fault-Tolerant Embedded Systems with Hardened Processors

被引:0
|
作者
Izosimov, Viacheslav [1 ]
Polian, Ilia [2 ]
Pop, Paul [3 ]
Eles, Petru [1 ]
Peng, Zebo [1 ]
机构
[1] Linkoping Univ, Dept Comp & Inform Sci, SE-58183 Linkoping, Sweden
[2] Univ Freiburg, Inst Comp Sci, D-79110 Freiburg, Germany
[3] Tech Univ Denmark, Dept Informat & Math Modelling, DK-2800 Lyngby, Denmark
关键词
DESIGN; TASKS;
D O I
暂无
中图分类号
TP [自动化技术、计算机技术];
学科分类号
0812 ;
摘要
In this paper we propose an approach to the design optimization of fault-tolerant hard real-time embedded systems, which combines hardware and software fault tolerance techniques. We trade-off between selective hardening in hardware and process re-execution in software to provide the required levels of fault tolerance against transient faults with the lowest-possible system costs. We propose a system failure probability (SFP) analysis that connects the hardening level with the maximum number of re-executions in software. We present design optimization heuristics, to select the fault-tolerant architecture and decide process mapping such that the system cost is minimized, deadlines are satisfied, and the reliability requirements are fulfilled.
引用
收藏
页码:682 / +
页数:2
相关论文
共 50 条
  • [21] Fault-tolerant Control Synthesis and Verification of Distributed Embedded Systems
    Kauer, Matthias
    Soudbakhsh, Damoon
    Goswami, Dip
    Chakraborty, Samarjit
    Annaswamy, Anuradha M.
    2014 DESIGN, AUTOMATION AND TEST IN EUROPE CONFERENCE AND EXHIBITION (DATE), 2014,
  • [22] Efficient implementation of fault-tolerant data structures in embedded systems
    Embedded Systems Laboratory, University of Leicester, University Road, Leicester, United Kingdom
    WSEAS Trans. Comput., 2007, 8 (1027-1035):
  • [23] FAULT-TOLERANT SYSTEMS
    SINGH, AD
    MURUGESAN, S
    COMPUTER, 1990, 23 (07) : 15 - 17
  • [24] Customizable fault tolerant caches for embedded processors
    Ramaswamy, Subramanian
    Yalamanchili, Sudhakar
    PROCEEDINGS 2006 INTERNATIONAL CONFERENCE ON COMPUTER DESIGN, 2007, : 108 - 113
  • [25] Design optimization of time- and cost-constrained fault-tolerant distributed embedded systems
    Izosimov, V
    Pop, P
    Eles, P
    Peng, Z
    DESIGN, AUTOMATION AND TEST IN EUROPE CONFERENCE AND EXHIBITION, VOLS 1 AND 2, PROCEEDINGS, 2005, : 864 - 869
  • [26] Reliability optimization models for fault-tolerant distributed systems
    Wattanapongsakorn, N
    Levitan, S
    ANNUAL RELIABILITY AND MAINTAINABILITY SYMPOSIUM, 2001 PROCEEDINGS, 2001, : 193 - 199
  • [27] Fault-tolerant communication in embedded supercomputing
    Efthivoulidis, G
    Verentziotis, EA
    Meliones, AN
    Varvarigou, TA
    Kontizas, A
    Deconinck, G
    De Florio, V
    IEEE MICRO, 1998, 18 (05) : 42 - 52
  • [28] A fault-tolerant embedded microcontroller testbed
    Rennels, DA
    Caldwell, DW
    Hwang, RK
    Mesarina, M
    PACIFIC RIM INTERNATIONAL SYMPOSIUM ON FAULT-TOLERANT SYSTEMS, PROCEEDINGS, 1997, : 7 - 14
  • [29] Analysis of conditional MTTF of fault-tolerant systems
    Choi, H
    Wang, W
    Trivedi, KS
    MICROELECTRONICS RELIABILITY, 1998, 38 (03) : 393 - 401
  • [30] FAULT-TOLERANT SYSTEMS TECHNOLOGY - ANALYSIS AND VERIFICATION
    BUTLER, RW
    TRANSACTIONS OF THE AMERICAN NUCLEAR SOCIETY, 1985, 49 (JUN): : 373 - 374