Scaling transistors into the deep-submicron regime

被引:12
|
作者
Packan, PA [1 ]
机构
[1] Intel Corp, Proc & Device Modeling Grp, Hillsboro, OR 97124 USA
关键词
Semiconductor device engineering;
D O I
10.1557/mrs2000.93
中图分类号
T [工业技术];
学科分类号
08 ;
摘要
The accurate control of dopant profiles in the source, drain, and channel regions in metal oxide semiconductor (MOS) transistors is critical to the continued scaling of the silicon transistor. In the near future, junction depths of less than 10 nm with junction steepnesses better than 2 nm/decade will be required. Current device-fabrication methods have not been able to create these profiles, due to interactions of the dopant atoms with point and extended defects. To continue the scaling trend of the past 30 years, new methods will need to be developed, based on a fundamental understanding of these interactions.
引用
收藏
页码:18 / 21
页数:4
相关论文
共 50 条
  • [21] DEEP-SUBMICRON MODELING TOOLS
    CROW, AM
    COLLEY, J
    ELECTRONIC PRODUCT DESIGN, 1994, 15 (11): : 24 - &
  • [22] Deep-submicron technology comparisons
    Payne, R
    COMPUTER DESIGN, 1996, 35 (01): : 143 - &
  • [24] New RF extrinsic resistances extraction procedure for deep-submicron MOS transistors
    Tinoco, J. C.
    Raskin, J. -P.
    INTERNATIONAL JOURNAL OF NUMERICAL MODELLING-ELECTRONIC NETWORKS DEVICES AND FIELDS, 2010, 23 (02) : 107 - 126
  • [25] Development of a deep-submicron CMOS process for fabrication of high performance 0.25 μm transistors
    Aquilino, Michael
    Fuller, Lynn F.
    SIXTEENTH BIENNIAL UNIVERSITY/GOVERNMENT/INDUSTRY MICROELECTRONICS SYMPOSIUM, PROCEEDINGS, 2006, : 7 - +
  • [26] Deep-submicron Graphene Field-Effect Transistors with State-of-Art fmax
    Hongming Lyu
    Qi Lu
    Jinbiao Liu
    Xiaoming Wu
    Jinyu Zhang
    Junfeng Li
    Jiebin Niu
    Zhiping Yu
    Huaqiang Wu
    He Qian
    Scientific Reports, 6
  • [27] Deep-submicron Graphene Field-Effect Transistors with State-of-Art fmax
    Lyu, Hongming
    Lu, Qi
    Liu, Jinbiao
    Wu, Xiaoming
    Zhang, Jinyu
    Li, Junfeng
    Niu, Jiebin
    Yu, Zhiping
    Wu, Huaqiang
    Qian, He
    SCIENTIFIC REPORTS, 2016, 6
  • [28] Deep-submicron microprocessor design issues
    Flynn, Michael J.
    Hung, Patrick
    Rudd, Kevin W.
    IEEE Micro, 19 (04): : 11 - 22
  • [29] Output resistance scaling model for deep-submicron cmos buffers for timing performance optimisation
    Cappuccino, G
    Pugliese, A
    Cocorullo, G
    INTEGRATED CIRCUIT AND SYSTEM DESIGN: POWER AND TIMING MODELING, OPTIMIZATION AND SIMULATION, 2005, 3728 : 329 - 336
  • [30] Rethinking deep-submicron circuit design
    Sylvester, D
    Keutzer, K
    COMPUTER, 1999, 32 (11) : 25 - +