A two-stage time-to-digital converter based on cyclic pulse shrinking

被引:1
|
作者
Szplet, Ryszard [1 ]
Klepacki, Kamil [1 ]
机构
[1] Mil Univ Technol, Fac Elect, Warsaw, Poland
关键词
D O I
10.1109/FREQ.2009.5168374
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
The design of a novel time-to-digital converter based on the cyclic pulse shrinking method and implemented in an FPGA (Field Programmable Gate Array) device is proposed. The pulse shrinking is realized by two complementary delay lines made as built-in carry chains. In the first line the noninverted pulse is being shrunk while in the second one the inverted pulse is being stretched. The converter resolution depends on the length ratio of the lines. To avoid the influence of any circuit element apart from the lines on the resolution, the information about a measured time interval is transmitted between the lines as a time interval between two pulses representing the leading and trailing edges of the original pulse. To increase the precision of converter a two-stage conversion is introduced. The low-resolution first stage shortens substantially the conversion time and provides a wide measurement range whereas the second stage provides a high resolution. The designed two-stage converter has a resolution of 42 ps and the measurement uncertainty below 56 ps within the whole measurement range. The two-stage structure is obtained as modification of a single-stage converter featuring the resolution of 75 ps and the maximum measurement uncertainty of 150 ps, which is also described in this paper.
引用
收藏
页码:1133 / 1136
页数:4
相关论文
共 50 条
  • [1] An FPGA-Integrated Time-to-Digital Converter Based on Two-Stage Pulse Shrinking
    Szplet, Ryszard
    Klepacki, Kamil
    IEEE TRANSACTIONS ON INSTRUMENTATION AND MEASUREMENT, 2010, 59 (06) : 1663 - 1670
  • [2] Two-step pulse-shrinking time-to-digital converter
    Park, Young Jun
    Yuan, Fei
    MICROELECTRONICS JOURNAL, 2017, 60 : 45 - 54
  • [3] Multi-stage pulse shrinking time-to-digital converter for time interval measurements
    Liu, Yue
    Vollenbruch, Ulrich
    Chen, Yangjian
    Wicpalek, Christian
    Maurer, Linus
    Boos, Zdravko
    Weigel, Robert
    2007 EUROPEAN CONFERENCE ON WIRELESS TECHNOLOGIES, 2007, : 147 - +
  • [4] Multi-stage Pulse Shrinking Time-to-Digital Converter for time interval measurements
    Liu, Yue
    Vollenbruch, Ulrich
    Chen, Yangjian
    Wicpalek, Christian
    Maurert, Linus
    Boos, Zdravko
    Weigel, Robert
    2007 EUROPEAN MICROWAVE INTEGRATED CIRCUITS CONFERENCE, VOLS 1 AND 2, 2007, : 382 - +
  • [5] PULSE SHRINKING TIME-TO-DIGITAL CONVERTER FOR UWB APPLICATION
    Chen Chao
    Meng Shengwei
    Xia Zhenghuan
    Fang Guangyou
    Yin Hejun
    JournalofElectronics(China), 2014, 31 (03) : 180 - 186
  • [6] Two-Stage Vernier-Based Time-to-Digital Converter with Enhanced Resolution and Digital Error Correction
    Fathi, Mostafa
    Sheikhaei, Samad
    IRANIAN JOURNAL OF SCIENCE AND TECHNOLOGY-TRANSACTIONS OF ELECTRICAL ENGINEERING, 2024, 48 (02) : 553 - 564
  • [7] A MASH 1-1-1 ΔΣ time-to-digital converter based on two-stage time quantization
    Wang, Zixuan
    Wu, Jianhui
    Chen, Qing
    Ji, Xincun
    IEICE ELECTRONICS EXPRESS, 2013, 10 (24):
  • [8] An Area-Efficient CMOS Time-to-Digital Converter Based on a Pulse-Shrinking Scheme
    Chen, Chun-Chi
    Lin, Shih-Hao
    Hwang, Chorng-Sii
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-EXPRESS BRIEFS, 2014, 61 (03) : 163 - 167
  • [9] Time-interleaved pulse-shrinking time-to-digital converter with reduced conversion time
    Young Jun Park
    Fei Yuan
    Analog Integrated Circuits and Signal Processing, 2017, 91 : 385 - 398
  • [10] Time-interleaved pulse-shrinking time-to-digital converter with reduced conversion time
    Park, Young Jun
    Yuan, Fei
    ANALOG INTEGRATED CIRCUITS AND SIGNAL PROCESSING, 2017, 91 (03) : 385 - 398