A two-stage time-to-digital converter based on cyclic pulse shrinking

被引:1
|
作者
Szplet, Ryszard [1 ]
Klepacki, Kamil [1 ]
机构
[1] Mil Univ Technol, Fac Elect, Warsaw, Poland
关键词
D O I
10.1109/FREQ.2009.5168374
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
The design of a novel time-to-digital converter based on the cyclic pulse shrinking method and implemented in an FPGA (Field Programmable Gate Array) device is proposed. The pulse shrinking is realized by two complementary delay lines made as built-in carry chains. In the first line the noninverted pulse is being shrunk while in the second one the inverted pulse is being stretched. The converter resolution depends on the length ratio of the lines. To avoid the influence of any circuit element apart from the lines on the resolution, the information about a measured time interval is transmitted between the lines as a time interval between two pulses representing the leading and trailing edges of the original pulse. To increase the precision of converter a two-stage conversion is introduced. The low-resolution first stage shortens substantially the conversion time and provides a wide measurement range whereas the second stage provides a high resolution. The designed two-stage converter has a resolution of 42 ps and the measurement uncertainty below 56 ps within the whole measurement range. The two-stage structure is obtained as modification of a single-stage converter featuring the resolution of 75 ps and the maximum measurement uncertainty of 150 ps, which is also described in this paper.
引用
收藏
页码:1133 / 1136
页数:4
相关论文
共 50 条
  • [31] A time-to-digital converter based on time-space relationship
    Li, Lin
    Zhou, Wei
    Wang, Fengwei
    Ou, Xiaojuan
    Ding, Ning
    Zou, Chengzbi
    Yu, Ming
    PROCEEDINGS OF THE 2007 IEEE INTERNATIONAL FREQUENCY CONTROL SYMPOSIUM-JOINTLY WITH THE 21ST EUROPEAN FREQUENCY AND TIME FORUM, VOLS 1-4, 2007, : 815 - 819
  • [32] A precise cyclic CMOS time-to-digital converter with low thermal sensitivity
    Chen, CC
    Chang, W
    Chen, P
    2004 IEEE NUCLEAR SCIENCE SYMPOSIUM CONFERENCE RECORD, VOLS 1-7, 2004, : 1364 - 1367
  • [33] A Sub-10-ps Resolution Multichannel Time-to-Digital Converter With Two-Stage Interpolation for High-Energy Physics Applications
    Qin, Jiajun
    Zhao, Junbo
    Li, Zhuang
    Li, Jiaming
    Guo, Donglei
    Zhao, Lei
    IEEE TRANSACTIONS ON NUCLEAR SCIENCE, 2025, 72 (03) : 325 - 332
  • [34] A Time-to-Digital Converter Based on a Digitally Controlled Oscillator
    Cadeddu, S.
    Aloisio, A.
    Ameli, F.
    Bifulco, P.
    Bocci, V.
    Casu, L.
    Giordano, R.
    Izzo, V.
    Lai, A.
    Loi, A.
    Mastroianni, S.
    2016 IEEE-NPSS REAL TIME CONFERENCE (RT), 2016,
  • [35] A Time-to-Digital Converter Based on a Digitally Controlled Oscillator
    Cadeddu, Sandro
    Aloisio, Alberto
    Ameli, Fabrizio
    Bocci, Valerio
    Casu, Luigi
    Giordano, Raffaele
    Izzo, Vincenzo
    Lai, Adriano
    Loi, Angelo
    Mastroianni, Stefano
    IEEE TRANSACTIONS ON NUCLEAR SCIENCE, 2017, 64 (08) : 2441 - 2448
  • [36] Time-to-digital converter of very high pulse stretching ratio for digital storage oscilloscopes
    Park, K
    Park, J
    REVIEW OF SCIENTIFIC INSTRUMENTS, 1999, 70 (02): : 1568 - 1574
  • [37] DPLL-Based VRO of Time-to-Digital Converter
    Liu, Jen-Chieh
    Chen, Yan-Xun
    IEEE SOLID-STATE CIRCUITS LETTERS, 2023, 6 : 45 - 48
  • [38] Time-to-digital converter of very high pulse stretching ratio for digital storage oscilloscopes
    School of Electrical Engineering, Seoul National University, San 56-1, Shilim Dong, Kwanak Gu, Seoul 151-742, Korea, Republic of
    Rev. Sci. Instrum., 2 (1568-1574):
  • [39] A low power CMOS time-to-digital converter based on duty cycle controllable pulse stretcher
    Chen, Chun-Chi
    Chen, Poki
    Shen, You-Sheng
    ESSCIRC 2006: PROCEEDINGS OF THE 32ND EUROPEAN SOLID-STATE CIRCUITS CONFERENCE, 2006, : 316 - +
  • [40] A Digital PLL With a Stochastic Time-to-Digital Converter
    Kratyuk, Volodymyr
    Hanumolu, Pavan Kumar
    Ok, Kerem
    Moon, Un-Ku
    Mayaram, Kartikeya
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-REGULAR PAPERS, 2009, 56 (08) : 1612 - 1621