A Run-time Reconfigurable Cache Architecture

被引:0
|
作者
Nowak, Fabian [1 ]
Buchty, Rainer [1 ]
Karl, Wolfgang [1 ]
机构
[1] Univ Karlsruhe TH, Inst Tech Informat ITEC, D-76128 Karlsruhe, Germany
关键词
D O I
暂无
中图分类号
TP39 [计算机的应用];
学科分类号
081203 ; 0835 ;
摘要
Cache parameters for CPU architectures are typically defined for a best overall match regarding the targeted field of applications. However, such may hinder high-performance execution of single applications and also does not account for cache access phases as occurring in long-running applications, e.g. from field of high-performance computing. It has been shown that matching the cache parameters to a running application results in both application speed-up and increased energy efficiency. The aim of the presented work is to create a versatile, reconfigurable cache hardware infrastructure for cache performance analysis. Such an infrastructure enables real-time monitoring of running applications and therefore is able to better trace a running application's behaviour compared to off-line analysis of a more or less reduced trace. In this paper, we will address the problems and side-effects of a run-time reconfigurable cache architecture. to which we present appropriate solutions. We will also give,in outline of the upcoming hardware prototype.
引用
收藏
页码:757 / +
页数:3
相关论文
共 50 条
  • [31] A run-time support environment for reconfigurable systems
    Bubb, L
    Edwards, M
    Green, P
    Pimlott, C
    Rees, K
    Stewart, M
    Taylor, A
    Vakondios, M
    Yates, J
    EUROMICRO SYMPOSIUM ON DIGITAL SYSTEMS DESIGN, PROCEEDINGS, 2001, : 135 - 141
  • [32] Context Switching in a Run-Time Reconfigurable System
    Kiran Puttegowda
    David I. Lehn
    Jae H. Park
    Peter Athanas
    Mark Jones
    The Journal of Supercomputing, 2003, 26 : 239 - 257
  • [33] THE POWER MACS RUN-TIME ARCHITECTURE
    THELEN, R
    BYTE, 1994, 19 (04): : 131 - &
  • [34] Architecture compliance checking at run-time
    Ganesan, Dharmalingam
    Keuler, Thorsten
    Nishimura, Yutaro
    INFORMATION AND SOFTWARE TECHNOLOGY, 2009, 51 (11) : 1586 - 1600
  • [35] Coping with Resource Fluctuations: The Run-time Reconfigurable Functional Unit Row Classifier Architecture
    Knieper, Tobias
    Kaufmann, Paul
    Glette, Kyrre
    Platzner, Marco
    Torresen, Jim
    EVOLVABLE SYSTEMS: FROM BIOLOGY TO HARDWARE, 2010, 6274 : 250 - +
  • [36] Run-time Control Design of Micro-Satellite OBC Based on Reconfigurable Architecture
    Xu Guo-dong
    Zhao Dan
    Sui Shi-jie
    Lan Sheng-chang
    ICIEA: 2009 4TH IEEE CONFERENCE ON INDUSTRIAL ELECTRONICS AND APPLICATIONS, VOLS 1-6, 2009, : 2582 - +
  • [37] Concept and implementation of run-time resource management system operating on autonomously reconfigurable architecture
    Nakane, Y
    Nagami, K
    Shiozawa, T
    Nagoya, A
    2003 IEEE INTERNATIONAL CONFERENCE ON FIELD-PROGRAMMABLE TECHNOLOGY (FPT), PROCEEDINGS, 2003, : 136 - 143
  • [38] Run-Time Reconfiguration of Expandable Cache for Embedded Systems
    Hsieh, Ang-Chih
    Hwang, TingTing
    2010 INTERNATIONAL SYMPOSIUM ON VLSI DESIGN AUTOMATION AND TEST (VLSI-DAT), 2010, : 207 - 210
  • [39] Run-Time Reconfiguration of Expandable Cache for Embedded Systems
    Hsieh, Ang-Chih
    Hwang, Ting Ting
    IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2012, 20 (10) : 1863 - 1875
  • [40] Run-Time Reference Clustering for cache performance optimization
    Kaplow, WK
    Szymanski, BK
    Tannenbaum, P
    Viktor, K
    SECOND AIZU INTERNATIONAL SYMPOSIUM ON PARALLEL ALGORITHMS/ARCHITECTURE SYNTHESIS, PROCEEDINGS, 1997, : 42 - 49