A Run-time Reconfigurable Cache Architecture

被引:0
|
作者
Nowak, Fabian [1 ]
Buchty, Rainer [1 ]
Karl, Wolfgang [1 ]
机构
[1] Univ Karlsruhe TH, Inst Tech Informat ITEC, D-76128 Karlsruhe, Germany
关键词
D O I
暂无
中图分类号
TP39 [计算机的应用];
学科分类号
081203 ; 0835 ;
摘要
Cache parameters for CPU architectures are typically defined for a best overall match regarding the targeted field of applications. However, such may hinder high-performance execution of single applications and also does not account for cache access phases as occurring in long-running applications, e.g. from field of high-performance computing. It has been shown that matching the cache parameters to a running application results in both application speed-up and increased energy efficiency. The aim of the presented work is to create a versatile, reconfigurable cache hardware infrastructure for cache performance analysis. Such an infrastructure enables real-time monitoring of running applications and therefore is able to better trace a running application's behaviour compared to off-line analysis of a more or less reduced trace. In this paper, we will address the problems and side-effects of a run-time reconfigurable cache architecture. to which we present appropriate solutions. We will also give,in outline of the upcoming hardware prototype.
引用
收藏
页码:757 / +
页数:3
相关论文
共 50 条
  • [21] Designing run-time reconfigurable systems with JHDL
    Bellows, P
    Hutchings, B
    JOURNAL OF VLSI SIGNAL PROCESSING SYSTEMS FOR SIGNAL IMAGE AND VIDEO TECHNOLOGY, 2001, 28 (1-2): : 29 - 45
  • [22] Designing run-time reconfigurable systems with JHDL
    ISI Systems, 3701 North Fairfax Drive, Arlington, VA 22203-1714, United States
    J VLSI Signal Process Syst Signal Image Video Technol, 1600, 1-2 (29-45):
  • [23] An implementation framework for run-time reconfigurable systems
    Eisenring, M
    Platzner, M
    PROCEEDINGS OF THE INTERNATIONAL CONFERENCE ON PARALLEL AND DISTRIBUTED PROCESSING TECHNIQUES AND APPLICATIONS, VOLS I-V, 2000, : 151 - 157
  • [24] Automating production of run-time reconfigurable designs
    Shirazi, N
    Luk, W
    Cheung, PYK
    IEEE SYMPOSIUM ON FPGAS FOR CUSTOM COMPUTING MACHINES, PROCEEDINGS, 1998, : 147 - 156
  • [25] A run-time reconfigurable engine for image interpolation
    Hudson, RD
    Lehn, DI
    Athanas, PM
    IEEE SYMPOSIUM ON FPGAS FOR CUSTOM COMPUTING MACHINES, PROCEEDINGS, 1998, : 88 - 95
  • [26] Framework and tools for run-time reconfigurable designs
    Shirazi, N
    Luk, W
    Cheung, PYK
    IEE PROCEEDINGS-COMPUTERS AND DIGITAL TECHNIQUES, 2000, 147 (03): : 147 - 152
  • [27] A methodology for design of run-time reconfigurable systems
    Lee, G
    Milne, G
    2002 IEEE INTERNATIONAL CONFERENCE ON FIELD-PROGRAMMABLE TECHNOLOGY (FPT), PROCEEDINGS, 2002, : 60 - 67
  • [28] Run-time reconfigurable hybrid multiprocessor cores
    Astarloa, A
    Bidarte, U
    Zuloaga, A
    Arias, J
    Jiménez, J
    2004 IEEE International Conference on Industrial Technology (ICIT), Vols. 1- 3, 2004, : 1345 - 1350
  • [29] Compilation tools for run-time reconfigurable designs
    Luk, W
    Shirazi, N
    Cheung, PYK
    5TH ANNUAL IEEE SYMPOSIUM ON FIELD-PROGRAMMABLE CUSTOM COMPUTING MACHINES, 1997, : 56 - 65
  • [30] Designing Run-Time Reconfigurable Systems with JHDL
    Peter Bellows
    Brad Hutchings
    Journal of VLSI signal processing systems for signal, image and video technology, 2001, 28 : 29 - 45