Reducing Power Consumption with Relaxed Quasi Delay-Insensitive Circuits

被引:0
|
作者
LaFrieda, Christopher [1 ]
Manohar, Rajit [1 ]
机构
[1] Cornell Univ, Comp Syst Lab, Ithaca, NY 14853 USA
关键词
D O I
暂无
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
This paper introduces novel circuits to mitigate power consumption in asynchronous logic. By exposing a preexisting timing assumption in quasi-delay insensitive (QDI) circuits, we develop a set of circuit templates that reduce dynamic power consumption while maintaining the robustness of QDI circuits. We refer to these as relaxed quasi delay-insensitive circuits (RQDI). Power consumption is reduced in four ways. First, we present a circuit template that saves power by reducing the logic required to generate enable/acknowledge signals. Second, we develop voltage converters for asynchronous channels that allow non-performance critical components to be moved to lower voltage domains. Third, we propose a circuit template that improves upon the use of multiple voltage domains by keeping the data logic in the high voltage domain, but moves the enable/acknowledge logic to the low voltage domain. Fourth, we utilize a novel 2-phase buffer to half the switching in global routing and static switching networks. Experiments show that we can reduce energy by 30-50%, with a minimal impact on area and performance.
引用
收藏
页码:201 / 210
页数:10
相关论文
共 50 条
  • [41] OPTIMIZED SYNTHESIS OF DELAY-INSENSITIVE CIRCUITS USING TIME-SHARING
    LI, HF
    LEUNG, SC
    LAM, PN
    IEE PROCEEDINGS-COMPUTERS AND DIGITAL TECHNIQUES, 1994, 141 (02): : 111 - 118
  • [42] DELAY-INSENSITIVE MULTIRING STRUCTURES
    SPARSO, J
    STAUNSTRUP, J
    INTEGRATION-THE VLSI JOURNAL, 1993, 15 (03) : 313 - 340
  • [43] Controllable delay-insensitive processes
    Josephs, Mark B.
    Kapoor, Hemangee K.
    FUNDAMENTA INFORMATICAE, 2007, 78 (01) : 101 - 130
  • [44] A theory of delay-insensitive systems
    Verhoeff, T.
    Bulletin of the European Association for Theoretical Computer Science, 1995, (56):
  • [45] DELAY-INSENSITIVE CODES - AN OVERVIEW
    VERHOEFF, T
    DISTRIBUTED COMPUTING, 1988, 3 (01) : 1 - 8
  • [46] Partial-order correctness-preserving properties of delay-insensitive circuits
    Berks, R
    Negulescu, R
    SEVENTH INTERNATIONAL SYMPOSIUM ON ASYNCHRONOUS CIRCUITS AND SYSTEMS, PROCEEDINGS, 2001, : 74 - 83
  • [47] Ultra-Low Power Delay-Insensitive Circuit Design
    Bailey, Andrew D.
    Di, Jia
    Smith, Scott C.
    Mantooth, H. Alan
    2008 51ST MIDWEST SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOLS 1 AND 2, 2008, : 503 - +
  • [48] Building Blocks for Delay-Insensitive Circuits using Single Electron Tunneling Devices
    Safiruddin, Saleh
    Cotofana, Sorin D.
    2007 7TH IEEE CONFERENCE ON NANOTECHNOLOGY, VOL 1-3, 2007, : 708 - 712
  • [49] HIERARCHICAL DESIGN OF DELAY-INSENSITIVE SYSTEMS
    LAM, PN
    LI, HF
    IEE PROCEEDINGS-E COMPUTERS AND DIGITAL TECHNIQUES, 1990, 137 (01): : 41 - 56
  • [50] Glitch sensitivity and defense of Quasi Delay-Insensitive Network-on-Chip links
    Bainbridge, W. J.
    Salisbury, S. J.
    ASYNC: 2009 15TH IEEE INTERNATIONAL SYMPOSIUM ON ASYNCHRONOUS CIRCUITS AND SYSTEMS, 2009, : 30 - 39