Reducing Power Consumption with Relaxed Quasi Delay-Insensitive Circuits

被引:0
|
作者
LaFrieda, Christopher [1 ]
Manohar, Rajit [1 ]
机构
[1] Cornell Univ, Comp Syst Lab, Ithaca, NY 14853 USA
关键词
D O I
暂无
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
This paper introduces novel circuits to mitigate power consumption in asynchronous logic. By exposing a preexisting timing assumption in quasi-delay insensitive (QDI) circuits, we develop a set of circuit templates that reduce dynamic power consumption while maintaining the robustness of QDI circuits. We refer to these as relaxed quasi delay-insensitive circuits (RQDI). Power consumption is reduced in four ways. First, we present a circuit template that saves power by reducing the logic required to generate enable/acknowledge signals. Second, we develop voltage converters for asynchronous channels that allow non-performance critical components to be moved to lower voltage domains. Third, we propose a circuit template that improves upon the use of multiple voltage domains by keeping the data logic in the high voltage domain, but moves the enable/acknowledge logic to the low voltage domain. Fourth, we utilize a novel 2-phase buffer to half the switching in global routing and static switching networks. Experiments show that we can reduce energy by 30-50%, with a minimal impact on area and performance.
引用
收藏
页码:201 / 210
页数:10
相关论文
共 50 条
  • [31] An Automated Design Flow Framework for Delay-Insensitive Asynchronous Circuits
    Thian, Ross
    Caley, Landon
    Arthurs, Aaron
    Hollosi, Brent
    Di, Jia
    2012 PROCEEDINGS OF IEEE SOUTHEASTCON, 2012,
  • [32] On the effect of stuck-at faults on delay-insensitive nanoscale circuits
    Di, J
    Lala, PK
    Vasudevan, D
    DFT 2005: 20TH IEEE INTERNATIONAL SYMPOSIUM ON DEFECT AND FAULT TOLERANCE IN VLSI SYSTEMS, 2005, : 371 - 379
  • [33] On the realisation of delay-insensitive asynchronous circuits with CMOS ternary logic
    Mariani, R
    Roncella, R
    Saletti, R
    Terreni, P
    THIRD INTERNATIONAL SYMPOSIUM ON ADVANCED RESEARCH IN ASYNCHRONOUS CIRCUITS AND SYSTEMS, PROCEEDINGS, 1997, : 54 - 62
  • [34] Moving from Weakly Endochronous Systems to Delay-Insensitive Circuits
    Dasgupta, S.
    Potop-Butucaru, D.
    Caillaud, B.
    Yakovlev, A.
    ELECTRONIC NOTES IN THEORETICAL COMPUTER SCIENCE, 2006, 146 (02) : 81 - 103
  • [35] Automated energy calculation and estimation for delay-insensitive digital circuits
    Satagopan, Venkat
    Bhaskaran, Bonita
    Singh, Anshul
    Smith, Scott C.
    MICROELECTRONICS JOURNAL, 2007, 38 (10-11) : 1095 - 1107
  • [36] Quasi delay-insensitive full asynchronous arbiter for the network on chips
    Guan X.
    Yang Y.
    Zhu Z.
    Xi'an Dianzi Keji Daxue Xuebao/Journal of Xidian University, 2011, 38 (03): : 83 - 89
  • [37] Modelling and verification of delay-insensitive circuits using CCS and the Concurrency Workbench
    Kapoor, HK
    Josephs, MB
    INFORMATION PROCESSING LETTERS, 2004, 89 (06) : 293 - 296
  • [38] A 3-State Asynchronous CA for the Simulation of Delay-Insensitive Circuits
    Schneider, Oliver
    Worsch, Thomas
    CELLULAR AUTOMATA, ACRI 2012, 2012, 7495 : 565 - 574
  • [39] Analysis and Improvement of Delay-Insensitive Asynchronous Circuits Operating in Subthreshold Regime
    Coleman, David
    Di, Jia
    JOURNAL OF LOW POWER ELECTRONICS, 2010, 6 (02) : 320 - 324
  • [40] The Eventual C-Element Theorem for Delay-Insensitive Asynchronous Circuits
    Manohar, Rajit
    Moses, Yoram
    2017 23RD IEEE INTERNATIONAL SYMPOSIUM ON ASYNCHRONOUS CIRCUITS AND SYSTEMS (ASYNC), 2017, : 102 - 109