Reducing Power Consumption with Relaxed Quasi Delay-Insensitive Circuits

被引:0
|
作者
LaFrieda, Christopher [1 ]
Manohar, Rajit [1 ]
机构
[1] Cornell Univ, Comp Syst Lab, Ithaca, NY 14853 USA
关键词
D O I
暂无
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
This paper introduces novel circuits to mitigate power consumption in asynchronous logic. By exposing a preexisting timing assumption in quasi-delay insensitive (QDI) circuits, we develop a set of circuit templates that reduce dynamic power consumption while maintaining the robustness of QDI circuits. We refer to these as relaxed quasi delay-insensitive circuits (RQDI). Power consumption is reduced in four ways. First, we present a circuit template that saves power by reducing the logic required to generate enable/acknowledge signals. Second, we develop voltage converters for asynchronous channels that allow non-performance critical components to be moved to lower voltage domains. Third, we propose a circuit template that improves upon the use of multiple voltage domains by keeping the data logic in the high voltage domain, but moves the enable/acknowledge logic to the low voltage domain. Fourth, we utilize a novel 2-phase buffer to half the switching in global routing and static switching networks. Experiments show that we can reduce energy by 30-50%, with a minimal impact on area and performance.
引用
收藏
页码:201 / 210
页数:10
相关论文
共 50 条
  • [1] Slack matching quasi delay-insensitive circuits
    Prakash, Piyush
    Martin, Alain J.
    12TH IEEE INTERNATIONAL SYMPOSIUM ON ASYNCHRONOUS CIRCUITS AND SYSTEMS, PROCEEDINGS, 2006, : 195 - 204
  • [2] Timing Driven Placement for Quasi Delay-Insensitive Circuits
    Karmazin, Robert
    Longfield, Stephen, Jr.
    Otero, Carlos Tadeo Ortega
    Manohar, Rajit
    21ST IEEE INTERNATIONAL SYMPOSIUM ON ASYNCHRONOUS CIRCUITS AND SYSTEMS (ASYNC 2015), 2015, : 45 - 52
  • [3] AN ALGEBRA FOR DELAY-INSENSITIVE CIRCUITS
    JOSEPHS, MB
    UDDING, JT
    LECTURE NOTES IN COMPUTER SCIENCE, 1991, 531 : 343 - 352
  • [4] Fault detection and isolation techniques for quasi delay-insensitive circuits
    LaFrieda, C
    Manohar, R
    2004 INTERNATIONAL CONFERENCE ON DEPENDABLE SYSTEMS AND NETWORKS, PROCEEDINGS, 2004, : 41 - 50
  • [5] Synthesis of Early Output Quasi Delay-Insensitive Combinational Circuits
    Oliveira, Duarte L.
    Cardoso, Nicolly N. M.
    Batista, Gracieth C.
    2022 IEEE ANDESCON, 2022, : 19 - 24
  • [6] Efficient delay-insensitive RSFQ circuits
    Patra, P
    Fussell, DS
    INTERNATIONAL CONFERENCE ON COMPUTER DESIGN - VLSI IN COMPUTERS AND PROCESSORS, PROCEEDINGS, 1996, : 413 - 418
  • [7] Analyzing specifications for delay-insensitive circuits
    Verhoeff, T
    ADVANCED RESEARCH IN ASYNCHRONOUS CIRCUITS AND SYSTEMS - FOURTH INTERNATIONAL SYMPOSIUM, 1998, : 172 - 183
  • [8] DELAY-INSENSITIVE CIRCUITS - AN ALGEBRAIC APPROACH TO THEIR DESIGN
    JOSEPHS, MB
    UDDING, JT
    LECTURE NOTES IN COMPUTER SCIENCE, 1990, 458 : 342 - 366
  • [9] TRANSLATING CONCURRENT PROGRAMS INTO DELAY-INSENSITIVE CIRCUITS
    BRUNVAND, E
    SPROULL, RF
    1989 IEEE INTERNATIONAL CONFERENCE ON COMPUTER-AIDED DESIGN: DIGEST OF TECHNICAL PAPERS, 1989, : 262 - 265
  • [10] A FORMAL APPROACH TO DESIGNING DELAY-INSENSITIVE CIRCUITS
    EBERGEN, JC
    DISTRIBUTED COMPUTING, 1991, 5 (03) : 107 - 119