Low Trap Density in InAs/High-k Nanowire Gate Stacks with Optimized Growth and Doping Conditions

被引:31
|
作者
Wu, Jun [1 ]
Babadi, Aein Shiri [1 ]
Jacobsson, Daniel [2 ]
Colvin, Jovana [3 ]
Yngman, Sofie [3 ]
Timm, Rainer [3 ]
Lind, Erik [1 ]
Wemersson, Lars-Erik [1 ]
机构
[1] Lund Univ, Elect & Informat Technol, POB 118, SE-22100 Lund, Sweden
[2] Lund Univ, Solid State Phys, POB 118, SE-22100 Lund, Sweden
[3] Lund Univ, Synchrotron Radiat Res, POB 118, SE-22100 Lund, Sweden
基金
瑞典研究理事会;
关键词
Nanowire; C-V; D-it; growth; doping; crystalline phase; ATOMIC-SCALE STRUCTURE; ZINC BLENDE; INAS NANOWIRES; CAPACITORS; WURTZITE; SURFACES; MOSFETS; SILICON; SI; TRANSISTORS;
D O I
10.1021/acs.nanolett.5b05253
中图分类号
O6 [化学];
学科分类号
0703 ;
摘要
In this paper, we correlate the growth of InAs nanowires with the detailed interface trap density (D-it) profile of the vertical wrap-gated InAs/high-k nanowire semiconductor-dielectric gate stack. We also perform the first detailed characterization and optimization of the influence of the in situ doping supplied during the nanowire epitaxial growth on the sequential transistor gate stack quality. Results show that the intrinsic nanowire channels have a significant reduction in D-it as compared to planar references. It is also found that introducing tetraethyltin (TESn) doping during nanowire growth severely degrades the D-it profile. By adopting a high temperature, low V/III ratio tailored growth scheme, the influence of doping is minimized. Finally, characterization using a unique frequency behavior of the nanowire capacitance-voltage (C-V) characteristics reveals a change of the dopant incorporation mechanism as the growth condition is changed.
引用
收藏
页码:2418 / 2425
页数:8
相关论文
共 50 条
  • [1] Measurement of the interface trap and dielectric charge density in high-k gate stacks
    Neugroschel, A
    Bersuker, G
    IEEE TRANSACTIONS ON DEVICE AND MATERIALS RELIABILITY, 2005, 5 (01) : 109 - 112
  • [2] Extraction of Trap Parameters for High-K Gate Stacks
    Kar, S.
    Rawat, S.
    PHYSICS AND TECHNOLOGY OF HIGH-K GATE DIELECTRICS 6, 2008, 16 (05): : 111 - 120
  • [3] Density functional theory of high-k dielectric gate stacks
    Demkov, Alexander A.
    Sharia, Onise
    Luo, Xuhui
    Lee, Jaekwang
    MICROELECTRONICS RELIABILITY, 2007, 47 (4-5) : 686 - 693
  • [4] Electron trap generation in high-k gate stacks by constant voltage stress
    Young, Chadwin D.
    Heh, Dawei
    Nadkarni, Suvid V.
    Choi, Rino
    Peterson, Jeff J.
    Barnett, Joel
    Lee, Byoung Hun
    Bersuker, Gennadi
    IEEE TRANSACTIONS ON DEVICE AND MATERIALS RELIABILITY, 2006, 6 (02) : 123 - 131
  • [5] LaLuO3 as a high-k gate dielectric for InAs nanowire structures
    Volk, C.
    Schubert, J.
    Schnee, M.
    Weis, K.
    Akabori, M.
    Sladek, K.
    Hardtdegen, H.
    Schaepers, Th
    SEMICONDUCTOR SCIENCE AND TECHNOLOGY, 2010, 25 (08)
  • [6] Low-frequency and radio-frequency C-V characterization of epitaxially grown InAs/high-k vertical nanowire MOS gate stacks
    Wu, Jun
    Jansson, Kristofer
    Banadi, Aein Shiri
    Lind, Erik
    Wernersson, Lars-Erik
    2016 COMPOUND SEMICONDUCTOR WEEK (CSW) INCLUDES 28TH INTERNATIONAL CONFERENCE ON INDIUM PHOSPHIDE & RELATED MATERIALS (IPRM) & 43RD INTERNATIONAL SYMPOSIUM ON COMPOUND SEMICONDUCTORS (ISCS), 2016,
  • [7] Extremely scaled high-k/In0.53Ga0.47As gate stacks with low leakage and low interface trap densities
    Chobpattana, Varistha
    Mikheev, Evgeny
    Zhang, Jack Y.
    Mates, Thomas E.
    Stemmer, Susanne
    JOURNAL OF APPLIED PHYSICS, 2014, 116 (12)
  • [8] Detection of electron trap generation due to constant voltage stress on high-k gate stacks
    Young, C. D.
    Nadkarni, S.
    Heh, D.
    Harris, H. R.
    Choi, R.
    Peterson, J. J.
    Sim, J. H.
    Krishnan, S. A.
    Barnett, J.
    Vogel, E.
    Lee, B. H.
    Zeitzoff, P.
    Brown, G. A.
    Bersuker, G.
    2006 IEEE INTERNATIONAL RELIABILITY PHYSICS SYMPOSIUM PROCEEDINGS - 44TH ANNUAL, 2006, : 169 - +
  • [9] Reducing EOT and Interface Trap Densities of High-k/III-V Gate Stacks
    Chobpattana, V.
    Mates, T. E.
    Mitchell, W. J.
    Zhang, J. Y.
    Stemmer, S.
    SILICON COMPATIBLE MATERIALS, PROCESSES, AND TECHNOLOGIES FOR ADVANCED INTEGRATED CIRCUITS AND EMERGING APPLICATIONS 4, 2014, 61 (03): : 157 - 161
  • [10] Carrier scattering in high-k/metal gate stacks
    Zeng, Zaiping
    Triozon, Francois
    Niquet, Yann-Michel
    JOURNAL OF APPLIED PHYSICS, 2017, 121 (11)