3D/2.5D Stacked IC Cost Modeling and Test Flow Selection

被引:0
|
作者
Hamdioui, Said [1 ]
机构
[1] Delft Univ Technol, Comp Engn Lab, NL-2628 CD Delft, Netherlands
关键词
D O I
暂无
中图分类号
TP [自动化技术、计算机技术];
学科分类号
0812 ;
摘要
The industry is preparing itself and putting tremendous effort in place to bring through silicon via (TSV) based 2.5D and 3D-SIC technology closer to market. Such emerging technologies promise major advantages such as increased electrical performance, reduced power consumption due to shortened interconnects, heterogeneous integration, reduced form factor, etc. One of the major challenges that has to be solved before having a successful commercialization of such technologies is overall cost control and optimization. Semiconductor manufacturing is a complex process and consists of many high-precision steps; hence, it is a defect-prone process. Consequently, and as it is the case for any IC, TSV-based 2.5D and 3D-SICs must be tested in order to guarantee the outgoing product quality and reliability. For TSV-based ICs, testing is even more critical as these devices typically contain complex die designs in advanced technology nodes. Moreover, inherent to their manufacturing process, these devices provide several test moments such as pre-bond (before stacking), mid-bond (on a partial stack), post-bond (on a completed stack), and final testing (on a packaged device). This results into a large space of test flows; each with its own cost. The test flow needs to be optimized based on yield and cost parameters of an individual product and that is a complex optimization problem. In addition, different test flows, executed after manufacturing, may require different design-for-test features, which need to be incorporated in the various dies during their early design stages. This talk discusses 2.5 and 3D-SIC cost modelling and presents 3D-COSTAR to optimize test flows of 2.5D and 3D-SICs. 3D-COSTAR uses input parameters that cover the entire 2.5D-/3D-SIC production flow: 1) design; 2) manufacturing; 3) test; 4) packaging; and 5) logistics. It is aware of the stack build-up (2.5D versus 3D, multiple towers; face-to-face or face-to-back) and stacking process (die-to-die, die-to-wafer, or wafer-to-wafer). The tool produces three key analysis parameters: 1) product quality, expressed as defect level (test escape rate) in DPPM (defective parts per million); 2) overall stack cost; and 3) breakdown per cost type. In addition, the talk provides many cases studies analyses and reports about three case studies with respect to 2.5D and 3D-SIC test cost optimization; these are: (a) the impact of the fault coverage of the interposer pre-bond test on the overall cost, (b) whether it is more advantageous to perform pre-bond testing for the active dies using dedicated probe pads or through micro-bumps, and (c) the impact of mid-bond testing and logistics on the overall cost.
引用
收藏
页数:1
相关论文
共 50 条
  • [41] MarrNet: 3D Shape Reconstruction via 2.5D Sketches
    Wu, Jiajun
    Wang, Yifan
    Xue, Tianfan
    Sun, Xingyuan
    Freeman, William T.
    Tenenbaum, Joshua B.
    ADVANCES IN NEURAL INFORMATION PROCESSING SYSTEMS 30 (NIPS 2017), 2017, 30
  • [42] Compact Models and Model Standard for 2.5D and 3D Integration
    Zou, Qiaosha
    Xie, Yuan
    2014 ACM/IEEE INTERNATIONAL WORKSHOP ON SYSTEM LEVEL INTERCONNECT PREDICTION (SLIP), 2014,
  • [43] ESD process assessment of 2.5D and 3D bonding technologies
    Simicic, Marko
    Gijbels, Frank
    Iacovo, Serena
    Chen, Shih-Hung
    Van der Plas, Geert
    Beyne, Eric
    2023 45TH ANNUAL EOS/ESD SYMPOSIUM, EOS/ESD, 2023,
  • [44] Technology Trends in 2.5D/3D Packaging and Heterogeneous Integration
    Kawano, Masaya
    2021 5TH IEEE ELECTRON DEVICES TECHNOLOGY & MANUFACTURING CONFERENCE (EDTM), 2021,
  • [45] Novel TSV Process Technologies for 2.5D/3D Packaging
    Morikawa, Y.
    Murayama, T.
    Sakuishi, T.
    Suzuki, A.
    Nakamuta, Y.
    Suu, K.
    2014 IEEE 64TH ELECTRONIC COMPONENTS AND TECHNOLOGY CONFERENCE (ECTC), 2014, : 1697 - 1699
  • [46] Invited Talk 2.5D and 3D Technology Advancements for Systems
    Knickerbocker, John U.
    2013 IEEE WORKSHOP ON MICROELECTRONICS AND ELECTRON DEVICES (WMED), 2013, : XIV - XV
  • [47] Exploiting 2.5D/3D Heterogeneous Integration for AI Computing
    Wang, Zhenyu
    Sun, Jingbo
    Goksoy, Alper
    Mandal, Sumit K.
    Liu, Yaotian
    Paragraph, Jae-Sun Seo
    Chakrabarti, Chaitali
    Ogras, Umit Y.
    Chhabria, Vidya
    Zhang, Jeff
    Cao, Yu
    29TH ASIA AND SOUTH PACIFIC DESIGN AUTOMATION CONFERENCE, ASP-DAC 2024, 2024, : 758 - 764
  • [48] Yield Improvement and Test Cost Optimization for 3D Stacked ICs
    Hamdioui, Said
    Taouil, Mottaqiallah
    2011 20TH ASIAN TEST SYMPOSIUM (ATS), 2011, : 480 - 485
  • [49] 2.5D Vocal Tract Modeling: Bridging Low-Dimensional Efficiency with 3D Accuracy
    Mohapatra, Debasish Ray
    Zappi, Victor
    Fels, Sidney
    INTERSPEECH 2024, 2024, : 17 - 21
  • [50] A programmable checker for automated 2.5D/3D IC latch-up verification and hot junctions detection
    Medhat, Dina
    Dessouky, Mohamed
    Khalil, DiaaEldin
    MICROELECTRONICS RELIABILITY, 2021, 124