Stack Memory Implementation and Analysis of Timing Constraint, Power and Memory using FPGA

被引:0
|
作者
Thind, Vandana [1 ]
Pandey, Nisha [1 ]
Pandey, Bishwajeet [1 ]
Hussain, D. M. Akbar [2 ]
机构
[1] Gyancity Res Lab, Ctr Green Comp, Motihari, India
[2] Aalborg Univ, Dept Energy Technol, Esbjerg, Denmark
关键词
stack memory; Xilinx ISE; power; timing constraints; memory; VHDL; SECURITY; DESIGN;
D O I
10.1109/CICN.2017.47
中图分类号
TP18 [人工智能理论];
学科分类号
081104 ; 0812 ; 0835 ; 1405 ;
摘要
Stack memory is an approach in which information is entered and deleted from the memory segment in the pattern of last in the first out mechanism. In this work of analysis, the algorithm is implemented on a different type of FPGA platforms like Virtex-4, Virtex-5, Virtex-6, Virtex-6 low power and virtex7 low voltage where very detailed observations/investigations were made about timing constraint, memory utilization, and power dissipation. The main focus is to design and develop a system which is energy efficient. Therefore, VHDL programming is used to perform this investigation with the help of Xilinx ISE design suite which is synthesis tool. Basically, this software provides detailed information about various facets of a digital system that is important for the prior understanding of its real-time output, so that source used to realize the project should not be wasted and results to be the energy efficient design. Among these five type of FPGA, Virtex-4 and Virtex-7 low voltage were considered as the most energy efficient platforms. The developed system is energy efficient as the algorithm ensures less memory utilization, less power consumption and short time for signal travel.
引用
收藏
页码:215 / 220
页数:6
相关论文
共 50 条
  • [1] TIMING-CONSTRAINED MINIMUM AREA/POWER FPGA MEMORY MAPPING
    Du, Fangqing
    Lin, Colin Yu
    Cui, Xiuhai
    Sun, Jiabin
    Liu, Feng
    Liu, Fei
    Yang, Haigang
    2013 23RD INTERNATIONAL CONFERENCE ON FIELD PROGRAMMABLE LOGIC AND APPLICATIONS (FPL 2013) PROCEEDINGS, 2013,
  • [2] IO Standard Based Low Power Memory Design and Implementation on FPGA
    Kaur, Ravinder
    Kumar, Jagdish
    Nagah, Sumita
    Pandey, Bishwajeet
    Goswami, Kavita
    2015 2ND INTERNATIONAL CONFERENCE ON COMPUTING FOR SUSTAINABLE GLOBAL DEVELOPMENT (INDIACOM), 2015, : 1501 - 1505
  • [3] FPGA Implementation of Memory Design and Testing
    Kumari, K. L. V. Ramana
    Rani, M. Asha
    Balaji, N.
    2017 7TH IEEE INTERNATIONAL ADVANCE COMPUTING CONFERENCE (IACC), 2017, : 552 - 555
  • [4] FPGA implementation of bidirectional associative memory using simultaneous perturbation
    Maeda, Y
    Wakamura, M
    2003 IEEE XIII WORKSHOP ON NEURAL NETWORKS FOR SIGNAL PROCESSING - NNSP'03, 2003, : 299 - 308
  • [5] A CMP with transactional memory: Design and implementation using FPGA technology
    El-Kustaban, Amin M.
    El-Mahdy, Ahmed H.
    Ismail, Ossama M.
    IMECS 2007: INTERNATIONAL MULTICONFERENCE OF ENGINEERS AND COMPUTER SCIENTISTS, VOLS I AND II, 2007, : 1680 - +
  • [7] FPGA Implementation of an Associative Content Addressable Memory
    Ionescu, Laurentiu Mihai
    Mazare, Alin Gheorghita
    Serban, Gheorghe
    Barbu, Vlad
    Constantin, Anton
    2011 INTERNATIONAL CONFERENCE ON APPLIED ELECTRONICS (AE), 2011,
  • [8] Optimizing Memory Performance for FPGA Implementation of PageRank
    Zhou, Shijie
    Chelmis, Charalampos
    Prasanna, Viktor K.
    2015 INTERNATIONAL CONFERENCE ON RECONFIGURABLE COMPUTING AND FPGAS (RECONFIG), 2015,
  • [9] FPGA Implementation of BCH Decoder for Memory Systems
    Chandrashekhara, B. S.
    Sudha, K. L.
    PROCEEDINGS OF THE 2015 INTERNATIONAL CONFERENCE ON APPLIED AND THEORETICAL COMPUTING AND COMMUNICATION TECHNOLOGY (ICATCCT), 2015, : 542 - 547
  • [10] Power implications of implementing logic using FPGA embedded memory arrays
    Chin, Scott Y. L.
    Lee, Clarence S. P.
    Wilton, Steven J. E.
    2006 INTERNATIONAL CONFERENCE ON FIELD PROGRAMMABLE LOGIC AND APPLICATIONS, PROCEEDINGS, 2006, : 95 - 102