A dedicated DSP architecture for discrete wavelet transform

被引:0
|
作者
Desneux, P
Legat, JD
机构
[1] Univ Catholique Louvain, Microelect Lab, B-1348 Louvain, Belgium
[2] Alcatel Microelect, B-1930 Zaventem, Belgium
关键词
D O I
暂无
中图分类号
TP18 [人工智能理论];
学科分类号
081104 ; 0812 ; 0835 ; 1405 ;
摘要
This paper presents the architecture of a DSP dedicated to discrete wavelet transform. The architecture consists in 2 microprogrammable processors whose complementarity enables to avoid any wait cycles during the algorithm execution so that the available computation power is continuously used. Thanks to this bi-processor organization, a 160000-transistor ASIC coupled to a small external SRAM implements in real time a 3-stage multiresolution transform on a CCIR 601 video signal. This chip has been realized in a 0.7 mu m double metal CMOS technology. Moreover, the DSP has a full programmability with respect to the used filters and the picture format; it also has the possibility to take into account edge effects and therefore improve image quality. The circuit can be used in the coding as well as in the decoding.
引用
收藏
页码:135 / 153
页数:19
相关论文
共 50 条
  • [41] Efficient architecture for two-dimensional discrete wavelet transform
    Wu, Po-Cheng
    Chen, Liang-Gee
    International Symposium on VLSI Technology, Systems, and Applications, Proceedings, 1999, : 112 - 115
  • [42] A unified VLSI architecture for decomposition and synthesis of discrete wavelet transform
    Sheu, MH
    Shieh, MD
    Cheng, SF
    PROCEEDINGS OF THE 39TH MIDWEST SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOLS I-III, 1996, : 113 - 116
  • [43] A block-based architecture for lifting scheme discrete wavelet transform
    Yang, Chung-Hsien
    Wang, Jia-Ching
    Wang, Jhing-Fa
    Chang, Chi-Wei
    IEICE TRANSACTIONS ON FUNDAMENTALS OF ELECTRONICS COMMUNICATIONS AND COMPUTER SCIENCES, 2007, E90A (05) : 1062 - 1071
  • [44] An Efficient Folded Architecture for Lifting-Based Discrete Wavelet Transform
    Shi, Guangming
    Liu, Weifeng
    Zhang, Li
    Li, Fu
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-EXPRESS BRIEFS, 2009, 56 (04) : 290 - 294
  • [45] An efficient architecture for 1-D discrete biorthogonal wavelet transform
    Uzun, IS
    Amira, A
    Bouridane, A
    2004 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOL 2, PROCEEDINGS, 2004, : 697 - 700
  • [46] FPGA Implementation of Discrete Wavelet Transform using Distributed Arithmetic Architecture
    Avinash, C. S.
    Alex, John Sahaya Rani
    2015 INTERNATIONAL CONFERENCE ON SMART TECHNOLOGIES AND MANAGEMENT FOR COMPUTING, COMMUNICATION, CONTROLS, ENERGY AND MATERIALS (ICSTM), 2015, : 326 - 330
  • [47] Distributed Arithmetic Architecture of Discrete Wavelet Transform (DWT) with Hybrid Method
    Ja'afar, Noor Huda
    Ahmad, Afandi
    Amira, Abbes
    2013 IEEE 20TH INTERNATIONAL CONFERENCE ON ELECTRONICS, CIRCUITS, AND SYSTEMS (ICECS), 2013, : 501 - 507
  • [48] Implementation of Efficient Architecture of Two-Dimensional Discrete Wavelet Transform
    Song, Jinook
    Park, In-Cheol
    ISOCC: 2008 INTERNATIONAL SOC DESIGN CONFERENCE, VOLS 1-3, 2008, : 701 - 702
  • [49] An Efficient Architecture for Modified Lifting-Based Discrete Wavelet Transform
    Rohan Pinto
    Kumara Shama
    Sensing and Imaging, 2020, 21
  • [50] An Efficient VLSI Architecture for Lifting-Based Discrete Wavelet Transform
    Zhang, Wei
    Jiang, Zhe
    Gao, Zhiyu
    Liu, Yanyan
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-EXPRESS BRIEFS, 2012, 59 (03) : 158 - 162