A dedicated DSP architecture for discrete wavelet transform

被引:0
|
作者
Desneux, P
Legat, JD
机构
[1] Univ Catholique Louvain, Microelect Lab, B-1348 Louvain, Belgium
[2] Alcatel Microelect, B-1930 Zaventem, Belgium
关键词
D O I
暂无
中图分类号
TP18 [人工智能理论];
学科分类号
081104 ; 0812 ; 0835 ; 1405 ;
摘要
This paper presents the architecture of a DSP dedicated to discrete wavelet transform. The architecture consists in 2 microprogrammable processors whose complementarity enables to avoid any wait cycles during the algorithm execution so that the available computation power is continuously used. Thanks to this bi-processor organization, a 160000-transistor ASIC coupled to a small external SRAM implements in real time a 3-stage multiresolution transform on a CCIR 601 video signal. This chip has been realized in a 0.7 mu m double metal CMOS technology. Moreover, the DSP has a full programmability with respect to the used filters and the picture format; it also has the possibility to take into account edge effects and therefore improve image quality. The circuit can be used in the coding as well as in the decoding.
引用
收藏
页码:135 / 153
页数:19
相关论文
共 50 条
  • [21] A new architecture for the 2-D discrete wavelet transform
    Truong, TK
    Hung, KC
    Huang, YJ
    Tseng, YS
    1997 IEEE PACIFIC RIM CONFERENCE ON COMMUNICATIONS, COMPUTERS AND SIGNAL PROCESSING, VOLS 1 AND 2: PACRIM 10 YEARS - 1987-1997, 1997, : 481 - 484
  • [22] New distributed arithmetic discrete wavelet packet transform architecture
    Payá, G
    Peiró, MM
    Ballester, F
    Gadea, R
    Colom, R
    VLSI CIRCUITS AND SYSTEMS, 2003, 5117 : 370 - 378
  • [23] Combining parallel lifting and retiming architecture for discrete wavelet transform
    Gao, ZR
    Xiong, CY
    PROCEEDINGS OF 2005 IEEE INTERNATIONAL WORKSHOP ON VLSI DESIGN AND VIDEO TECHNOLOGY, 2005, : 175 - 178
  • [24] A computational architecture for Discrete Wavelet Transform using Lifting Scheme
    Sanchez, Fabian
    Fajardo, Carlos A.
    Angulo, Carlos A.
    Reyes, Oscar M.
    Bouman, Charles A.
    2014 XIX SYMPOSIUM ON IMAGE, SIGNAL PROCESSING AND ARTIFICIAL VISION (STSIVA), 2014,
  • [25] Discrete wavelet transform architecture using fast processing elements
    Huluta, E
    Petriu, EM
    Das, SR
    Al-Dhaher, AH
    IMTC 2002: PROCEEDINGS OF THE 19TH IEEE INSTRUMENTATION AND MEASUREMENT TECHNOLOGY CONFERENCE, VOLS 1 & 2, 2002, : 1537 - 1542
  • [26] Multi-level Discrete Wavelet Transform Architecture Design
    Dia, Dhaha
    Zeghid, Medien
    Saidani, Taoufik
    Atri, Mohamed
    Bouallegue, Belgacem
    Machhout, Mohsen
    Tourki, Rached
    WORLD CONGRESS ON ENGINEERING 2009, VOLS I AND II, 2009, : 191 - +
  • [27] Lifting folded pipelined discrete wavelet packet transform architecture
    Payá, G
    Peiró, MM
    Ballester, F
    Herrero, V
    Mora, F
    VLSI CIRCUITS AND SYSTEMS, 2003, 5117 : 321 - 328
  • [28] An efficient architecture for two-dimensional discrete wavelet transform
    Wu, PC
    Chen, LG
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS FOR VIDEO TECHNOLOGY, 2001, 11 (04) : 536 - 545
  • [29] Architecture of programmable systolic array processor for discrete wavelet transform
    Miyake, Jiro
    Kuninobu, Shigeo
    Baba, Takaaki
    Kyokai Joho Imeji Zasshi/Journal of the Institute of Image Information and Television Engineers, 2009, 63 (12): : 1853 - 1859
  • [30] A new discrete wavelet transform architecture with minimum resource requirements
    Aminlou, Alireza
    Badakhshannoory, Hossein
    Hashemi, M. R.
    Fatemi, Omid
    2006 IEEE INTERNATIONAL CONFERENCE ON ELECTRO/INFORMATION TECHNOLOGY, 2006, : 470 - 473