A dedicated DSP architecture for discrete wavelet transform

被引:0
|
作者
Desneux, P
Legat, JD
机构
[1] Univ Catholique Louvain, Microelect Lab, B-1348 Louvain, Belgium
[2] Alcatel Microelect, B-1930 Zaventem, Belgium
关键词
D O I
暂无
中图分类号
TP18 [人工智能理论];
学科分类号
081104 ; 0812 ; 0835 ; 1405 ;
摘要
This paper presents the architecture of a DSP dedicated to discrete wavelet transform. The architecture consists in 2 microprogrammable processors whose complementarity enables to avoid any wait cycles during the algorithm execution so that the available computation power is continuously used. Thanks to this bi-processor organization, a 160000-transistor ASIC coupled to a small external SRAM implements in real time a 3-stage multiresolution transform on a CCIR 601 video signal. This chip has been realized in a 0.7 mu m double metal CMOS technology. Moreover, the DSP has a full programmability with respect to the used filters and the picture format; it also has the possibility to take into account edge effects and therefore improve image quality. The circuit can be used in the coding as well as in the decoding.
引用
收藏
页码:135 / 153
页数:19
相关论文
共 50 条
  • [1] Efficient implementation of the discrete wavelet transform on the parallel DSP-RAM architecture
    Liao, HY
    Cockburn, BF
    Mandal, MK
    CANADIAN CONFERENCE ON ELECTRICAL AND COMPUTER ENGINEERING 2001, VOLS I AND II, CONFERENCE PROCEEDINGS, 2001, : 1189 - 1192
  • [2] A VLSI architecture for discrete wavelet transform
    Chen, XY
    Zhou, T
    Zhang, QL
    Li, W
    Min, H
    INTERNATIONAL CONFERENCE ON IMAGE PROCESSING, PROCEEDINGS - VOL II, 1996, : 1003 - 1006
  • [3] VLSI ARCHITECTURE FOR THE DISCRETE WAVELET TRANSFORM
    KNOWLES, G
    ELECTRONICS LETTERS, 1990, 26 (15) : 1184 - 1185
  • [4] VLSI architecture for discrete wavelet transform
    Zhou, Ting
    Chen, Xuyun
    Zhang, Qianling
    Min, Hao
    Pan Tao Ti Hsueh Pao/Chinese Journal of Semiconductors, 1997, 18 (03): : 180 - 183
  • [5] The Optimization Of Discrete Wavelet Transform Module In DSP Environment
    Wu Sicong
    Tan Qingping
    Xu Jianjun
    Zhang Nan
    EIGHTH INTERNATIONAL CONFERENCE ON DIGITAL IMAGE PROCESSING (ICDIP 2016), 2016, 10033
  • [6] An Efficient VLSI Architecture for Discrete Wavelet Transform
    Hsia, Chih-Hsien
    Yang, Jia-Hao
    Wang, Weihua
    2015 ASIA-PACIFIC SIGNAL AND INFORMATION PROCESSING ASSOCIATION ANNUAL SUMMIT AND CONFERENCE (APSIPA), 2015, : 684 - 687
  • [7] A simple parallel architecture for discrete wavelet transform
    Chang, SJ
    Lee, MH
    Cha, JJ
    ISCAS '97 - PROCEEDINGS OF 1997 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOLS I - IV: CIRCUITS AND SYSTEMS IN THE INFORMATION AGE, 1997, : 2100 - 2103
  • [8] COMPARISON OF RISC AND DSP PROCESSORS FOR A TRANSFORM DOMAIN IMPLEMENTATION OF THE DISCRETE WAVELET TRANSFORM
    PARIKH, VN
    BARANIECKI, AZ
    JOURNAL OF MICROCOMPUTER APPLICATIONS, 1993, 16 (01): : 19 - 31
  • [9] Pipelined Architecture for Discrete Wavelet Transform Implementation on FPGA
    Bahoura, Mohammed
    Ezzaidi, Hassan
    2010 INTERNATIONAL CONFERENCE ON MICROELECTRONICS, 2010, : 459 - 462
  • [10] A novel VLSI architecture for multidimensional discrete wavelet transform
    Chen, XJ
    Dai, QH
    2003 INTERNATIONAL CONFERENCE ON MULTIMEDIA AND EXPO, VOL I, PROCEEDINGS, 2003, : 697 - 700