Three-Stage Dynamic-Biased CMOS Amplifier With a Robust Optimization of the Settling Time

被引:19
|
作者
Giustolisi, Gianluca [1 ]
Palumbo, Gaetano [1 ]
机构
[1] Univ Catania, Dipartimento Ingn Elettr Elettron & Informat, I-95124 Catania, Italy
关键词
Feedback amplifiers; frequency compensation; settling time; three-stage amplifier; NESTED-MILLER COMPENSATION; FEEDBACK FREQUENCY-COMPENSATION; POWER MULTISTAGE AMPLIFIERS; LARGE CAPACITIVE LOAD; DESIGN METHODOLOGY; VOLTAGE BUFFER; OUTPUT STAGES; RESISTOR; OTAS;
D O I
10.1109/TCSI.2015.2476396
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
In this paper a three-stage dynamic-biased CMOS amplifier is designed with a robust optimization of its settling-time performance. The methodology studies the stability of a third order system through the so-called "separation factors" and analyzes the settling time performance through the use of contour plots, in order to define a suitable design strategy. The approach is experimentally validated through the design of a three-stage amplifier with a new compensation network. Monte Carlo simulations as well as experimental results on an integrated prototype demonstrate the validity of the proposed method.
引用
收藏
页码:2641 / 2651
页数:11
相关论文
共 50 条
  • [31] Three-stage model for robust real-time face tracking
    Do, Jun-Hyeong
    Bien, Zeungnam
    INTERNATIONAL JOURNAL OF IMAGING SYSTEMS AND TECHNOLOGY, 2007, 17 (06) : 321 - 327
  • [32] Settling-Optimization-Based Design Approach for Three-Stage Nested-Miller Amplifiers
    Pugliese, Andrea
    Amoroso, Francesco A.
    Cappuccino, Gregorio
    Cocorullo, Giuseppe
    INTEGRATED CIRCUIT AND SYSTEMS DESIGN: POWER AND TIMING MODELING, OPTIMIZATION AND SIMULATION, 2009, 5349 : 318 - 327
  • [33] Robust Three-Stage Dynamic Mode Decomposition for Analysis of Power System Oscillations
    Daniel Rodriguez-Soto, Ramon
    Barocio, Emilio
    Gonzalez-Longatt, Francisco
    Sevilla, Felix Rafael Segundo
    Korba, Petr
    IEEE TRANSACTIONS ON POWER SYSTEMS, 2024, 39 (02) : 4000 - 4009
  • [34] Design of Three-Stage OTAs from Settling-Time and Slew-Rate Constraints
    Giustolisi, Gianluca
    Palumbo, Gaetano
    2021 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS), 2021,
  • [35] Three-stage burst-mode transimpedance amplifier in deep-sub-μm CMOS technology
    Schneider, Kerstin
    Zimmermann, Horst
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-REGULAR PAPERS, 2006, 53 (07) : 1458 - 1467
  • [36] A dynamic-biased dual-loop-feedback CMOS LDO regulator with fast transient response
    王菡
    孙毛毛
    Journal of Semiconductors, 2014, 35 (04) : 118 - 126
  • [37] A dynamic-biased dual-loop-feedback CMOS LDO regulator with fast transient response
    Wang Han
    Sun Maomao
    JOURNAL OF SEMICONDUCTORS, 2014, 35 (04)
  • [38] Three-stage doherty amplifier with uneven input splitter
    Seo, M.
    Song, M.
    Gu, J.
    Kim, H.
    Ham, J.
    Park, C.
    Yang, Youngoo
    MICROWAVE AND OPTICAL TECHNOLOGY LETTERS, 2013, 55 (06) : 1405 - 1409
  • [39] CMOS OPERATIONAL-AMPLIFIER WITH NEARLY CONSTANT SETTLING TIME
    KLINKE, R
    HOSTICKA, BJ
    PFLEIDERER, HJ
    ZIMMER, G
    IEE PROCEEDINGS-G CIRCUITS DEVICES AND SYSTEMS, 1990, 137 (04): : 309 - 314
  • [40] A Novel Frequency Compensation Technique for Three-Stage Amplifier
    李强
    易俊
    李肇基
    张波
    Journal of Electronic Science and Technology of China, 2005, (02) : 148 - 152