Three-Stage Dynamic-Biased CMOS Amplifier With a Robust Optimization of the Settling Time

被引:19
|
作者
Giustolisi, Gianluca [1 ]
Palumbo, Gaetano [1 ]
机构
[1] Univ Catania, Dipartimento Ingn Elettr Elettron & Informat, I-95124 Catania, Italy
关键词
Feedback amplifiers; frequency compensation; settling time; three-stage amplifier; NESTED-MILLER COMPENSATION; FEEDBACK FREQUENCY-COMPENSATION; POWER MULTISTAGE AMPLIFIERS; LARGE CAPACITIVE LOAD; DESIGN METHODOLOGY; VOLTAGE BUFFER; OUTPUT STAGES; RESISTOR; OTAS;
D O I
10.1109/TCSI.2015.2476396
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
In this paper a three-stage dynamic-biased CMOS amplifier is designed with a robust optimization of its settling-time performance. The methodology studies the stability of a third order system through the so-called "separation factors" and analyzes the settling time performance through the use of contour plots, in order to define a suitable design strategy. The approach is experimentally validated through the design of a three-stage amplifier with a new compensation network. Monte Carlo simulations as well as experimental results on an integrated prototype demonstrate the validity of the proposed method.
引用
收藏
页码:2641 / 2651
页数:11
相关论文
共 50 条
  • [21] Exact Settling Performance Design for CMOS Three-Stage Nested-Miller-Compensated Amplifiers
    Xue, Wang
    Guo, Yushun
    Zhang, Yuliang
    Shu, Chang
    CIRCUITS SYSTEMS AND SIGNAL PROCESSING, 2022, 42 (3) : 1327 - 1351
  • [22] A Three-stage Optimization Method for Dynamic Optimal Power Flow
    Bai, Yang
    Zhong, Haiwang
    Xia, Qing
    Yang, Zhifang
    2014 INTERNATIONAL CONFERENCE ON POWER SYSTEM TECHNOLOGY (POWERCON), 2014,
  • [23] A Fast-Settling Three-Stage Amplifier Using Regular Miller Plus Reversed Indirect Compensation
    Song, Cheng
    Zhu, Zhangming
    Yang, Yintang
    CIRCUITS SYSTEMS AND SIGNAL PROCESSING, 2017, 36 (02) : 795 - 810
  • [24] A Fast-Settling Three-Stage Amplifier Using Regular Miller Plus Reversed Indirect Compensation
    Cheng Song
    Zhangming Zhu
    Yintang Yang
    Circuits, Systems, and Signal Processing, 2017, 36 : 795 - 810
  • [25] Design procedure for settling time minimization in three-stage nested-miller amplifiers
    Pugliese, Andrea
    Cappuccino, Gregorio
    Cocorullo, Giuseppe
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-EXPRESS BRIEFS, 2008, 55 (01) : 1 - 5
  • [26] Three-Stage CMOS LDO with Optimized Power and Dynamic Performance for Portable Devices
    Serrano-Reyes, Andres
    Sanz-Pascual, Maria Teresa
    Calvo-Lopez, Belen
    ELECTRONICS, 2023, 12 (22)
  • [27] Three-stage Doherty amplifier for WiMAX application
    Yarleque, Manuel
    Schreurs, Dominique
    Nauwelaers, Bart
    APMC: 2008 ASIA PACIFIC MICROWAVE CONFERENCE (APMC 2008), VOLS 1-5, 2008, : 1086 - +
  • [28] 0.7-V Three-Stage Class-AB CMOS Operational Transconductance Amplifier
    Cabrera-Bernal, Elena
    Pennisi, Salvatore
    Grasso, Alfio Dario
    Torralba, Antonio
    Gonzalez Carvajal, Ramon
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-REGULAR PAPERS, 2016, 63 (11) : 1807 - 1815
  • [29] A dynamic-biased dual-loop-feedback CMOS LDO regulator with fast transient response
    王菡
    孙毛毛
    Journal of Semiconductors, 2014, (04) : 118 - 126
  • [30] Circuit design of a three-stage CMOS amplifier by circuit theory and analysis miller compensation network
    Rezaei, Ilghar
    Soldoozy, Ali
    Mohammad Khani, Amir Ali
    Biabanifard, Ali
    Memories - Materials, Devices, Circuits and Systems, 2023, 6