Systematic Modeling of On-chip Power Grids with Decaps in TSV-based 3D Chip Integration

被引:0
|
作者
Oo, Zaw Zaw [1 ]
机构
[1] ASTAR, Inst High Performance Comp, Elect & Photon Dept, Singapore 138632, Singapore
关键词
D O I
暂无
中图分类号
T [工业技术];
学科分类号
08 ;
摘要
Efficient modeling of power supply noises is crucial for a robust power supply design, especially with increase in the size of on-chip power grids due to emerging 3D chip integration technology. As the power grid is interconnected vertically by through-silicon vias (TSVs), operational currents required by each functional device in integrated circuits (ICs) are supplied through vertical power and ground TSVs, and horizontal power grids. Fast switching speed of the devices become complicated the accurate analysis of the worst ease power supply noises. In this paper, a systematic modeling of on-chip power grids with decoupling capacitors - VNCAPs - used in TSV-based chip integration technology is presented using novel equivalent decap circuit model. The equivalent circuit model will be numerically validated and integrated into an efficient modeling for impedance profile of on-chip power grids and analysis of power supply noises in TSV-based 3D chip integration technology.
引用
收藏
页码:575 / 578
页数:4
相关论文
共 50 条
  • [21] Chip/Package Co-Analysis of Thermo-Mechanical Stress and Reliability in TSV-based 3D ICs
    Jung, Moongon
    Pan, David Z.
    Lim, Sung Kyu
    2012 49TH ACM/EDAC/IEEE DESIGN AUTOMATION CONFERENCE (DAC), 2012, : 317 - 326
  • [22] On-Chip Integration of Thermoelectric Energy Harvesting in 3D ICs
    Li, Dawei
    Ogrenci-Memik, Seda
    Henschen, Lawrence
    2015 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS), 2015, : 1078 - 1081
  • [23] Fast Location of Opens in TSV-Based 3-D Chip Using Simple Resistor Chain
    Hu, Sanming
    Jin, Cheng
    Li, Hongyu
    Li, Rui
    Chong, Ser Choong
    Jong, Ming Chinq
    Wai, Eva Leong Ching
    Teo, Keng Hwa
    Je, Minkyu
    Lo, Patrick Guo Qiang
    IEEE TRANSACTIONS ON ELECTRON DEVICES, 2014, 61 (07) : 2584 - 2587
  • [24] On-Chip TSV Testing for 3D IC before Bonding Using Sense Amplification
    Chen, Po-Yuan
    Wu, Cheng-Wen
    Kwai, Ding-Ming
    2009 ASIAN TEST SYMPOSIUM, PROCEEDINGS, 2009, : 450 - +
  • [25] Is TSV-based 3D Integration Suitable for Inter-die Memory Repair?
    Lefter, Mihai
    Voicu, George R.
    Taouil, Mottaqiallah
    Enachescu, Marius
    Hamdioui, Said
    Cotofana, Sorin D.
    DESIGN, AUTOMATION & TEST IN EUROPE, 2013, : 1251 - 1254
  • [26] Power, Performance, and Cost Comparisons of Monolithic 3D ICs and TSV-based 3D ICs
    Nayak, Deepak Kumar
    Banna, Srinivasa
    Samal, Sandeep Kumar
    Lim, Sung Kyu
    2015 IEEE SOI-3D-SUBTHRESHOLD MICROELECTRONICS TECHNOLOGY UNIFIED CONFERENCE (S3S), 2015,
  • [27] On-chip inductance models: 3D or not 3D?
    Lin, T
    Beattie, MW
    Pileggi, LT
    DESIGN, AUTOMATION AND TEST IN EUROPE CONFERENCE AND EXHIBITION, 2002 PROCEEDINGS, 2002, : 1112 - 1112
  • [28] Distributed Multi TSV 3D Clock Distribution Network in TSV-based 3D IC
    Kim, Dayoung
    Kim, Joohee
    Cho, Jonghyun
    Pak, Jun So
    Kim, Joungho
    Lee, Hyungdong
    Lee, Junho
    Park, Kunwoo
    2011 IEEE 20TH CONFERENCE ON ELECTRICAL PERFORMANCE OF ELECTRONIC PACKAGING AND SYSTEMS (EPEPS), 2011, : 87 - 90
  • [29] On-Chip THz 3D Antennas
    Nenzi, Paolo
    Tripaldi, Francesco
    Varlamava, Volha
    Palma, Fabrizio
    Balucani, Marco
    2012 IEEE 62ND ELECTRONIC COMPONENTS AND TECHNOLOGY CONFERENCE (ECTC), 2012, : 102 - 108
  • [30] Modeling and Analysis of PDN Impedance and Switching Noise in TSV-Based 3-D Integration
    He, Huanyu
    Lu, James Jian-Qiang
    IEEE TRANSACTIONS ON ELECTRON DEVICES, 2015, 62 (04) : 1241 - 1247