A novel queueing architecture for background calibration of pipeline ADCs

被引:0
|
作者
Savla, A [1 ]
Leonard, J [1 ]
Ravindran, A [1 ]
机构
[1] Ohio State Univ, Dept Comp & Elect Engn, Analog VLSI Lab, Columbus, OH 43210 USA
关键词
D O I
暂无
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
A novel queueing architecture for background calibration of pipeline ADCs is presented. By controlling the ADC conversion rate this queue enables dynamic control of the calibration rate and achieves required gain estimates in fewer conversion cycles than previously reported designs. The queue can store any required number of input samples during a calibration cycle without contributing extra noise to the input signal path. The architecture also facilitates calibration of front-end sample and holds (S/Hs) in pipeline ADCs. Operation of the queue is demonstrated with existing background calibration algorithms and dynamic calibration rate control is demonstrated with the use of a 12-stage pipeline model. Existing queue designs are evaluated and compared qualitatively with the proposed architecture.
引用
收藏
页码:65 / 68
页数:4
相关论文
共 50 条
  • [31] A Predetermined LMS Digital Background Calibration Technique for Pipelined ADCs
    Montazerolghaem, Mohammad Ali
    Moosazadeh, Tohid
    Yavari, Mohammad
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-EXPRESS BRIEFS, 2015, 62 (09) : 841 - 845
  • [32] A robust and fast digital background calibration technique for pipelined ADCs
    Fan, Jen-Lin
    Wang, Chung-Yi
    Wu, Jieh-Tsorng
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-REGULAR PAPERS, 2007, 54 (06) : 1213 - 1223
  • [33] Histogram Based Deterministic Digital Background Calibration for Pipelined ADCs
    Ravi, Chithira
    Rahul, T.
    Sahoo, Bibhudatta
    2014 27TH INTERNATIONAL CONFERENCE ON VLSI DESIGN AND 2014 13TH INTERNATIONAL CONFERENCE ON EMBEDDED SYSTEMS (VLSID 2014), 2014, : 569 - 574
  • [34] A Fast Correlation Based Background Digital Calibration for Pipelined ADCs
    Yan, Chuan-Ping
    Li, Guang-Jun
    Li, Qiang
    2012 IEEE ASIA PACIFIC CONFERENCE ON CIRCUITS AND SYSTEMS (APCCAS), 2012, : 579 - 582
  • [35] Channel Mismatch Background Calibration for Pipelined Time Interleaved ADCs
    Mrassy, Armia
    Dessouky, Mohamed
    2012 19TH IEEE INTERNATIONAL CONFERENCE ON ELECTRONICS, CIRCUITS AND SYSTEMS (ICECS), 2012, : 609 - 612
  • [36] Timing Mismatch Background Calibration for Time-Interleaved ADCs
    Tang, Tzu-Yi
    Tsai, Tsung-Heng
    Chen, Kevin
    TENCON 2012 - 2012 IEEE REGION 10 CONFERENCE: SUSTAINABLE DEVELOPMENT THROUGH HUMANITARIAN TECHNOLOGY, 2012,
  • [37] Digital background calibration of higher order nonlinearities in pipelined ADCs
    Meruva, Anand
    Jalali, Bahar
    2007 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOLS 1-11, 2007, : 1233 - +
  • [38] Background Calibration of Time-Interleaved ADCs with Polyphase Filters
    Mafi, Hamidreza
    Ali, Mohamed
    Savaria, Yvon
    Honarparvar, Mohammad
    Ben-Hamida, Naim
    2023 21ST IEEE INTERREGIONAL NEWCAS CONFERENCE, NEWCAS, 2023,
  • [39] A Pattern Extraction Based Background Calibration Technique for SAR ADCs
    Ding, Xiang
    Zhang, Liang
    Liu, Wenfeng
    Yi, Dongbai
    Ma, Yingjiang
    Hofmann, Klaus
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-EXPRESS BRIEFS, 2022, 69 (01) : 10 - 14
  • [40] Digital Background Calibration With Histogram of Decision Points in Pipelined ADCs
    Gholami, Peyman
    Yavari, Mohammad
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-EXPRESS BRIEFS, 2018, 65 (01) : 16 - 20