Experimental Analysis of Thermal Coupling in 3-D Integrated Circuits

被引:10
|
作者
Savidis, Ioannis [1 ]
Vaisband, Boris [2 ]
Friedman, Eby G. [2 ]
机构
[1] Drexel Univ, Dept Elect & Comp Engn, Philadelphia, PA 19104 USA
[2] Univ Rochester, Dept Elect & Comp Engn, Rochester, NY 14627 USA
基金
美国国家科学基金会;
关键词
3-D heat transfer; 3-D integrated circuit (IC); 3-D thermal effects; thermal propagation; SILICON; CONDUCTIVITY; SYSTEMS; POWER;
D O I
10.1109/TVLSI.2014.2357441
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
A 3-D test circuit examining thermal propagation within a through-silicon via-based 3-D integrated stack has been designed, fabricated, and tested. Design insight into thermal coupling in 3-D integrated circuits (ICs) through both experiment and simulation is provided, and suggestions to mitigate thermal effects in 3-D ICs are offered. Two wafers are vertically bonded to form a 3-D stack. Intraplane and interplane thermal coupling is investigated through single-point heat generation using resistive thermal heaters and temperature monitoring through four-point resistive measurements. Thermal paths are identified and analyzed based on the metric of thermal resistance per unit length. The peak steady-state temperature due to die location within a 3-D stack is described. The reduction in peak temperature through fan-based active cooling is also reported. Thermal propagation from a heat source located on the backside of the silicon is examined with both back metal and on-chip thermal sensors. A comparison of thermal coupling between two different heat sources on the same device plane is also provided.
引用
收藏
页码:2077 / 2089
页数:13
相关论文
共 50 条
  • [41] Advances in 3-D Integrated Circuits, Systems, and CAD Tools
    Ivanov, Andre
    IEEE DESIGN & TEST, 2015, 32 (04) : 4 - 5
  • [42] Thermal Analysis and Modeling of 3D Integrated Circuits for Test Scheduling
    Rawat, Indira
    Gupta, M. K.
    Singh, Virendra
    2013 IEEE INTERNATIONAL 3D SYSTEMS INTEGRATION CONFERENCE (3DIC), 2013,
  • [43] Substrate-Integrated Waveguide Vertical Interconnects for 3-D Integrated Circuits
    El Khatib, Bassel Youzkatli
    Djerafi, Tarek
    Wu, Ke
    IEEE TRANSACTIONS ON COMPONENTS PACKAGING AND MANUFACTURING TECHNOLOGY, 2012, 2 (09): : 1526 - 1535
  • [44] Thermal coupling in integrated circuits: Application to thermal testing
    Altet, J
    Rubio, A
    Schaub, E
    Dilhaire, S
    Claeys, W
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2001, 36 (01) : 81 - 91
  • [45] Simulation Methodology and Evaluation of Through Silicon Via (TSV)-FinFET Noise Coupling in 3-D Integrated Circuits
    Gaynor, Brad D.
    Hassoun, Soha
    IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2015, 23 (08) : 1499 - 1507
  • [46] Systematic Analysis for Static and Dynamic Drops in Power Supply Grids of 3-D Integrated Circuits
    Oo, Zaw Zaw
    Liu En-Xiao
    Cubillo, Joseph Romen
    Li Er-Ping
    2012 ASIA-PACIFIC INTERNATIONAL SYMPOSIUM ON ELECTROMAGNETIC COMPATIBILITY (APEMC), 2012, : 49 - 52
  • [47] Mitigating the Impact of Process Variation on the Performance of 3-D Integrated Circuits
    Garg, Siddharth
    Marculescu, Diana
    IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2013, 21 (10) : 1903 - 1914
  • [48] The Feasibility of Carbon Nanotubes for Power Delivery in 3-D Integrated Circuits
    Khan, Nauman H.
    Hassoun, Soha
    2012 17TH ASIA AND SOUTH PACIFIC DESIGN AUTOMATION CONFERENCE (ASP-DAC), 2012, : 53 - 58
  • [49] Power Noise in TSV-Based 3-D Integrated Circuits
    Savidis, Ioannis
    Kose, Selcuk
    Friedman, Eby G.
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2013, 48 (02) : 587 - 597
  • [50] Implications of 3-D Integrated Circuits at Board Test Position Paper
    Parker, Kenneth P.
    ITC: 2009 INTERNATIONAL TEST CONFERENCE, 2009, : 598 - 599