Experimental Analysis of Thermal Coupling in 3-D Integrated Circuits

被引:10
|
作者
Savidis, Ioannis [1 ]
Vaisband, Boris [2 ]
Friedman, Eby G. [2 ]
机构
[1] Drexel Univ, Dept Elect & Comp Engn, Philadelphia, PA 19104 USA
[2] Univ Rochester, Dept Elect & Comp Engn, Rochester, NY 14627 USA
基金
美国国家科学基金会;
关键词
3-D heat transfer; 3-D integrated circuit (IC); 3-D thermal effects; thermal propagation; SILICON; CONDUCTIVITY; SYSTEMS; POWER;
D O I
10.1109/TVLSI.2014.2357441
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
A 3-D test circuit examining thermal propagation within a through-silicon via-based 3-D integrated stack has been designed, fabricated, and tested. Design insight into thermal coupling in 3-D integrated circuits (ICs) through both experiment and simulation is provided, and suggestions to mitigate thermal effects in 3-D ICs are offered. Two wafers are vertically bonded to form a 3-D stack. Intraplane and interplane thermal coupling is investigated through single-point heat generation using resistive thermal heaters and temperature monitoring through four-point resistive measurements. Thermal paths are identified and analyzed based on the metric of thermal resistance per unit length. The peak steady-state temperature due to die location within a 3-D stack is described. The reduction in peak temperature through fan-based active cooling is also reported. Thermal propagation from a heat source located on the backside of the silicon is examined with both back metal and on-chip thermal sensors. A comparison of thermal coupling between two different heat sources on the same device plane is also provided.
引用
收藏
页码:2077 / 2089
页数:13
相关论文
共 50 条
  • [31] Clock Distribution Networks for 3-D Integrated Circuits
    Pavlidis, Vasilis F.
    Savidis, Ioannis
    Friedman, Eby G.
    PROCEEDINGS OF THE IEEE 2008 CUSTOM INTEGRATED CIRCUITS CONFERENCE, 2008, : 651 - 654
  • [32] Metrology and Inspection for 3-D Integrated Circuits and Interconnects
    Starikov, Alexander
    Ku, Yi-sha
    JOURNAL OF MICRO-NANOLITHOGRAPHY MEMS AND MOEMS, 2014, 13 (01):
  • [33] Analysis of critical thermal issues in 3D integrated circuits
    Tavakkoli, Fatemeh
    Ebrahimi, Siavash
    Wang, Shujuan
    Vafai, Kambiz
    INTERNATIONAL JOURNAL OF HEAT AND MASS TRANSFER, 2016, 97 : 337 - 352
  • [34] Thermal characteristic of Cu-Cu bonding layer in 3-D integrated circuits stack
    Tan, Chuan Seng
    MICROELECTRONIC ENGINEERING, 2010, 87 (04) : 682 - 685
  • [35] 3-D thermal analysis
    Electronic Packaging and Production, 1994, 34 (12):
  • [36] Thermal Modeling and Analysis for 3-D ICs With Integrated Microchannel Cooling
    Mizunuma, Hitoshi
    Lu, Yi-Chang
    Yang, Chia-Lin
    IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 2011, 30 (09) : 1293 - 1306
  • [37] THERMAL OPTIMIZATION OF A 3-D INTEGRATED CIRCUIT
    Wang, Kang-Jia
    Hua, Chu-Xia
    Liang, Yan-Hong
    THERMAL SCIENCE, 2020, 24 (04): : 2615 - 2620
  • [38] Thermal optimization of a 3-D integrated circuit
    Wang, Kang-Jia
    Hua, Chu-Xia
    Liang, Yan-Hong
    Liang, Yan-Hong (1060922352@qq.com), 1600, Serbian Society of Heat Transfer Engineers (24): : 2615 - 2620
  • [39] Clock Distribution Architectures for 3-D SOI Integrated Circuits
    Pavlidis, Vasilis F.
    Savidis, Ioannis
    Friedman, Eby G.
    2008 IEEE INTERNATIONAL SOI CONFERENCE, PROCEEDINGS, 2008, : 111 - 112
  • [40] Clock Tree Synthesis for Heterogeneous 3-D Integrated Circuits
    Daulagala, Isuru
    Savidis, Ioannis
    2017 ACM/IEEE INTERNATIONAL WORKSHOP ON SYSTEM LEVEL INTERCONNECT PREDICTION (SLIP), 2017,