VLSI design and implementation of a reconfigurable hardware-friendly Polar encoder architecture for emerging high-speed 5G system

被引:6
|
作者
Shih, Xin-Yu [1 ,2 ]
Huang, Po-Chun [1 ,3 ]
Chou, Hong-Ru [1 ,3 ]
机构
[1] Natl Sun Yat Sen Univ, Dept Elect Engn, Kaohsiung 804, Taiwan
[2] Mediatek, Hsinchu, Taiwan
[3] Natl Sun Yat Sen Univ, Kaohsiung 804, Taiwan
关键词
Reconfigurable; Polar encoder; High speed; Low area; 5G system; CODES; PERFORMANCE;
D O I
10.1016/j.vlsi.2018.03.015
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
In this paper, we propose a reconfigurable hardware-friendly VLSI architecture of the radix-2(r) based Polar encoder for emerging high-speed 5G system, including single-radix and reconfigurable multi-radix modes. In a single-radix structure, by using TSMC 90 nm CMOS technology, a 16384-point radix-2 based Polar encoder design is synthesized with 0.244 mm(2) under maximum clock frequency of 2.0 GHz. In post-APR ASIC results, the radix-2 based Polar encoder only occupies 0.305 mm(2) and consumes 357.8 mW at maximum clock frequency of 1.61 GHz. The VLSI hardware circuit can be extended to any radix-2(r) based design in a similar manner. In a reconfigurable multi-radix structure, a 4096-point 3-mode reconfigurable Polar encoder design is implemented with TSMC 90 nm CMOS technology, only owning a chip layout area of 0.13 mm(2) and consuming 37.2, 32.0, and 26.2 mW in radix-2, radix-4, and radix-8 operating modes, respectively. The benefit of supporting different radix modes is to provide a design trade-off between power consumption and possible Polar encoder size selections.
引用
收藏
页码:292 / 300
页数:9
相关论文
共 37 条
  • [1] High-Throughput and High-Speed Polar-Decoder VLSI-Architecture for 5G New Radio
    Shrestha, Rahul
    Bansal, Pooja
    Srinivasan, Srikant
    2019 32ND INTERNATIONAL CONFERENCE ON VLSI DESIGN AND 2019 18TH INTERNATIONAL CONFERENCE ON EMBEDDED SYSTEMS (VLSID), 2019, : 329 - 334
  • [2] High Speed VLSI Architecture Design Using FFT for 5G Communications
    Devi, P. Lakshmi
    Malipatil, Somashekhar
    Surekha, P. S.
    INVENTIVE COMPUTATION AND INFORMATION TECHNOLOGIES, ICICIT 2021, 2022, 336 : 297 - 304
  • [3] An efficient implementation of novel Paillier encryption with polar encoder for 5G systems in VLSI
    Ganesan, Indumathi
    Balasubramanian, Aarthi Alias Ananthakirupa
    Muthusamy, Ramesh
    COMPUTERS & ELECTRICAL ENGINEERING, 2018, 65 : 153 - 164
  • [4] Architecture design, performance analysis and VLSI implementation of a reconfigurable shared buffer for high-speed switch/router
    Wu, Ling
    Li, Cheng
    INTERNATIONAL JOURNAL OF COMMUNICATION SYSTEMS, 2009, 22 (02) : 159 - 186
  • [5] VLSI design of a high-speed RSA crypto-processor with reconfigurable architecture
    Fan, Y
    Zeng, XY
    Zhang, Z
    Chen, A
    Zhang, QL
    ISSPA 2005: The 8th International Symposium on Signal Processing and its Applications, Vols 1 and 2, Proceedings, 2005, : 307 - 310
  • [6] VLSI design of a high-speed RSA crypto-coprocessor with reconfigurable architecture
    State Key Laboratory of ASIC and System, Fudan University, Shanghai 200433, China
    Jisuanji Yanjiu yu Fazhan, 2006, 6 (1076-1082):
  • [7] VLSI Design of An Ultra-High-Speed Polar Encoder Architecture Using 16-Parallel Radix-2 Processing Engines for Next-Generation 5G Applications
    Shih, Xin-Yu
    Huang, Po-Chun
    2017 IEEE INTERNATIONAL CONFERENCE ON CONSUMER ELECTRONICS - TAIWAN (ICCE-TW), 2017,
  • [8] High-Speed Low-Area-Cost VLSI Design of Polar Codes Encoder Architecture Using Radix-k Processing Engines
    Shih, Xin-Yu
    Huang, Po-Chun
    Chen, Yu-Chun
    2016 IEEE 5TH GLOBAL CONFERENCE ON CONSUMER ELECTRONICS, 2016,
  • [9] High Speed Polar Encoder Architecture For next Generation 5G Applications Using Radix-k Processing Engine
    Kavipriya, R.
    Maheswari, M.
    2019 INTERNATIONAL CONFERENCE ON COMPUTER COMMUNICATION AND INFORMATICS (ICCCI - 2019), 2019,
  • [10] Reconfigurable Concurrent VLSI (FPGA) Design Architecture of CRC-32 for high-speed data communication
    Mitra, Jubin
    Nayak, Tapan K.
    2015 IEEE INTERNATIONAL SYMPOSIUM ON NANOELECTRONIC AND INFORMATION SYSTEMS, 2015, : 112 - 117