High-Throughput and High-Speed Polar-Decoder VLSI-Architecture for 5G New Radio

被引:9
|
作者
Shrestha, Rahul [1 ]
Bansal, Pooja [1 ]
Srinivasan, Srikant [1 ]
机构
[1] Indian Inst Technol Mandi, Sch Comp & Elect Engn, Mandi 175005, Himachal Prades, India
关键词
Forward error-correction (FEC) codes; polar codes; channel polarization; digital communication; digital architectures; very-large scale-integration (VLSI) design; application-specific integrated-circuits (ASIC); complementary metal-oxide semiconductor (CMOS); electronics design & automation (EDA) tools; CODES;
D O I
10.1109/VLSID.2019.00075
中图分类号
TP [自动化技术、计算机技术];
学科分类号
0812 ;
摘要
In this paper, we propose a new technique for computing logarithmic-likelihood-ratio (LLR) messages in the processing element (PE) unit of belief-propagation polar decoder that is based on two's complement representation of LLR values. In addition, a new PE-architecture corresponding to this technique has been presented that consumes lesser hardware and has shorter critical-path delay resulting in higher clock-frequency as well as throughput. We have incorporated these PE units in the design of single-column based unidirectional belief-propagation polar-decoder using the round-trip scheduling for decoding the polar code of 1024 code-length and 1/2 code rate. Performance analysis of such decoding algorithm in AWGN channel environment has been carried out and it delivered an adequate bit-error-rate of 10(-4) at 4.2 dB of signal-to-noise ratio. VLSI architecture of the suggested polar-decoder is ASIC synthesized and post-layout simulated in 90 nm and 65 nm CMOS processes using industry standard EDA tools. At 65 nm-CMOS node, our design has achieved a throughput of 11.9 Gbps and a maximum clock frequency of 1.164 GHz. In comparison with the state-of-the-art implementations, our design delivers 10% and 46% better throughput and clock frequency respectively.
引用
收藏
页码:329 / 334
页数:6
相关论文
共 50 条
  • [1] High-throughput LDPC decoder on GPU for 5G new radio
    Li R.
    Zhou X.
    Qiao P.
    Wang Q.
    Guofang Keji Daxue Xuebao/Journal of National University of Defense Technology, 2024, 46 (01): : 141 - 148
  • [2] A High-Throughput LDPC Decoder Based on GPUs for 5G New Radio
    Li, Rongchun
    Zhou, Xin
    Pan, Hengyue
    Su, Huayou
    Dou, Yong
    2020 IEEE SYMPOSIUM ON COMPUTERS AND COMMUNICATIONS (ISCC), 2020, : 364 - 370
  • [3] A New Partially-Parallel VLSI-Architecture of Quasi-Cyclic LDPC Decoder for 5G New-Radio
    Verma, Anuj
    Shrestha, Rahul
    2020 33RD INTERNATIONAL CONFERENCE ON VLSI DESIGN AND 2020 19TH INTERNATIONAL CONFERENCE ON EMBEDDED SYSTEMS (VLSID), 2020, : 1 - 6
  • [4] High-speed parallel hard and soft-decision Golay decoder: Algorithm and VLSI-architecture
    Cao, WX
    1996 IEEE INTERNATIONAL CONFERENCE ON ACOUSTICS, SPEECH, AND SIGNAL PROCESSING, CONFERENCE PROCEEDINGS, VOLS 1-6, 1996, : 3295 - 3297
  • [5] HIGH-SPEED PARALLEL VITERBI DECODING - ALGORITHM AND VLSI-ARCHITECTURE
    FETTWEIS, G
    MEYR, H
    IEEE COMMUNICATIONS MAGAZINE, 1991, 29 (05) : 46 - 55
  • [6] High-Speed and Hardware-Efficient Successive Cancellation Polar-Decoder
    Shrestha, Rahul
    Sahoo, Abhijit
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-EXPRESS BRIEFS, 2019, 66 (07) : 1144 - 1148
  • [7] High-speed parallel VLSI-architecture for the (24,12) Golay decoder with optimized permutation decoding
    Cao, WX
    ISCAS 96: 1996 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS - CIRCUITS AND SYSTEMS CONNECTING THE WORLD, VOL 4, 1996, : 61 - 64
  • [8] A high-throughput multimode low-density parity-check decoder for 5G New Radio
    Pourjabar, Sina
    Choi, Gwan S.
    INTERNATIONAL JOURNAL OF CIRCUIT THEORY AND APPLICATIONS, 2022, 50 (04) : 1365 - 1374
  • [9] High-Speed and Low-Power VLSI-Architecture for Inexact Speculative Adder
    Shrestha, Rahul
    2017 INTERNATIONAL SYMPOSIUM ON VLSI DESIGN, AUTOMATION AND TEST (VLSI-DAT), 2017,
  • [10] Low-Complexity High-Throughput QC-LDPC Decoder for 5G New Radio Wireless Communication
    Thi Bao Nguyen, Tram
    Nguyen Tan, Tuy
    Lee, Hanho
    ELECTRONICS, 2021, 10 (04) : 1 - 18