High-Throughput and High-Speed Polar-Decoder VLSI-Architecture for 5G New Radio

被引:9
|
作者
Shrestha, Rahul [1 ]
Bansal, Pooja [1 ]
Srinivasan, Srikant [1 ]
机构
[1] Indian Inst Technol Mandi, Sch Comp & Elect Engn, Mandi 175005, Himachal Prades, India
关键词
Forward error-correction (FEC) codes; polar codes; channel polarization; digital communication; digital architectures; very-large scale-integration (VLSI) design; application-specific integrated-circuits (ASIC); complementary metal-oxide semiconductor (CMOS); electronics design & automation (EDA) tools; CODES;
D O I
10.1109/VLSID.2019.00075
中图分类号
TP [自动化技术、计算机技术];
学科分类号
0812 ;
摘要
In this paper, we propose a new technique for computing logarithmic-likelihood-ratio (LLR) messages in the processing element (PE) unit of belief-propagation polar decoder that is based on two's complement representation of LLR values. In addition, a new PE-architecture corresponding to this technique has been presented that consumes lesser hardware and has shorter critical-path delay resulting in higher clock-frequency as well as throughput. We have incorporated these PE units in the design of single-column based unidirectional belief-propagation polar-decoder using the round-trip scheduling for decoding the polar code of 1024 code-length and 1/2 code rate. Performance analysis of such decoding algorithm in AWGN channel environment has been carried out and it delivered an adequate bit-error-rate of 10(-4) at 4.2 dB of signal-to-noise ratio. VLSI architecture of the suggested polar-decoder is ASIC synthesized and post-layout simulated in 90 nm and 65 nm CMOS processes using industry standard EDA tools. At 65 nm-CMOS node, our design has achieved a throughput of 11.9 Gbps and a maximum clock frequency of 1.164 GHz. In comparison with the state-of-the-art implementations, our design delivers 10% and 46% better throughput and clock frequency respectively.
引用
收藏
页码:329 / 334
页数:6
相关论文
共 50 条
  • [21] Architecture and VLSI Realization of a High-Speed Programmable Decoder for LDPC Convolutional Codes
    Tavares, Marcos B. S.
    Kunze, Steffen
    Matus, Emil
    Fettweis, Gerhard P.
    2008 INTERNATIONAL CONFERENCE ON APPLICATION-SPECIFIC SYSTEMS, ARCHITECTURES AND PROCESSORS, 2008, : 215 - 220
  • [22] High-throughput VLSI architecture for FFT computation
    Cheng, Chao
    Parhi, Keshab K.
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-EXPRESS BRIEFS, 2007, 54 (10) : 863 - 867
  • [23] A High Throughput List Decoder Architecture for Polar Codes
    Lin, Jun
    Xiong, Chenrong
    Yan, Zhiyuan
    IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2016, 24 (06) : 2378 - 2391
  • [24] VLSI design and implementation of a high-speed Viterbi decoder
    Li, Qing
    Deng, Yunsong
    Zeng, Xiaoyang
    Gu, Yehua
    Jisuanji Yanjiu yu Fazhan/Computer Research and Development, 2007, 44 (12): : 2143 - 2148
  • [25] VLSI design and implementation of high-speed Viterbi decoder
    You, YX
    Wang, JX
    Lai, FC
    Ye, YZ
    2002 INTERNATIONAL CONFERENCE ON COMMUNICATIONS, CIRCUITS AND SYSTEMS AND WEST SINO EXPOSITION PROCEEDINGS, VOLS 1-4, 2002, : 64 - 68
  • [26] High-throughput energy-efficient pipeline architecture for successive cancellation polar decoder
    Hematkhah, Hooman
    Kavian, Yousef Seifi
    Namjoo, Ehsan
    MICROPROCESSORS AND MICROSYSTEMS, 2022, 92
  • [27] A New High-Speed Architecture for Reed-Solomon Decoder
    Zhou, Xun
    He, Xu
    Zhou, Liang
    NSWCTC 2009: INTERNATIONAL CONFERENCE ON NETWORKS SECURITY, WIRELESS COMMUNICATIONS AND TRUSTED COMPUTING, VOL 1, PROCEEDINGS, 2009, : 321 - 325
  • [28] High-throughput energy-efficient pipeline architecture for successive cancellation polar decoder
    Hematkhah, Hooman
    Kavian, Yousef Seifi
    Namjoo, Ehsan
    Microprocessors and Microsystems, 2022, 92
  • [29] Design Of High-speed Decoder For New High-Speed Bus
    Zhang Weigong
    Yang Bo
    Ding Rui
    Hu Yongqin
    INFORMATION TECHNOLOGY FOR MANUFACTURING SYSTEMS, PTS 1 AND 2, 2010, : 958 - 962
  • [30] Flexible LDPC Decoder Architecture for High-Throughput Applications
    Kim, Sangmin
    Sobelman, Gerald E.
    Lee, Hanho
    2008 IEEE ASIA PACIFIC CONFERENCE ON CIRCUITS AND SYSTEMS (APCCAS 2008), VOLS 1-4, 2008, : 45 - +