Leakage-aware intraprogram voltage scaling for embedded processors

被引:6
|
作者
Huang, Po-Kuan [1 ]
Ghiasi, Soheil [1 ]
机构
[1] Univ Calif Davis, Dept Elect & Comp Engn, Davis, CA 95616 USA
关键词
algorithms; management; performance;
D O I
10.1109/DAC.2006.229301
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
With scaling of technology feature sizes, the share of leakage in total power consumption of digital systems continues to grow. Conventional dynamic voltage scaling (DVS) techniques fail to accurately address the impact of scaling on system power consumption and hence, are incapable of achieving energy efficient solutions. To overcome this problem, we utilize adaptive body biasing (ABB) to adjust transistors' threshold voltage at runtime. We develop a leakage-aware compilation methodology that targets embedded processors with both DVS and ABB capabilities. Our technique has the unique advantage of jointly optimizing active and leakage energy dissipation. Considering the delay and energy penalty of switching between operating modes of the processor and under deadline constraint, our compiler improves the energy consumption of the generated code by average of 13.07% and up to 30.26% at 90nm. While our technique's improvement in energy dissipation over conventional DVS is marginal (4.54%) at 130nm, the average improvement continues to grow to 7.8%, 15.94% and 29.56% for 90nm, 65nm and 45 technology nodes, respectively.
引用
收藏
页码:364 / +
页数:2
相关论文
共 50 条
  • [31] Leakage-Aware Cooling Management for Improving Server Energy Efficiency
    Zapater, Marina
    Tuncer, Ozan
    Ayala, Jose L.
    Moya, Jose M.
    Vaidyanathan, Kalyan
    Gross, Kenny
    Coskun, Ayse K.
    IEEE TRANSACTIONS ON PARALLEL AND DISTRIBUTED SYSTEMS, 2015, 26 (10) : 2764 - 2777
  • [32] Leakage-Aware Redundancy for Reliable Sub-Threshold Memories
    Kim, Seokjoong
    Guthaus, Matthew
    PROCEEDINGS OF THE 48TH ACM/EDAC/IEEE DESIGN AUTOMATION CONFERENCE (DAC), 2011, : 435 - 440
  • [33] Statistical estimation of correlated leakage power variation and its application to leakage-aware design
    Ashouei, M
    Chatterjee, A
    Singh, AD
    De, V
    Mak, TM
    19TH INTERNATIONAL CONFERENCE ON VLSI DESIGN, PROCEEDINGS, 2005, : 606 - 612
  • [34] Battery-aware dynamic voltage scaling in multiprocessor embedded system
    Cai, Y
    Reddy, SM
    Pomeranz, I
    Al-Hashimi, BM
    2005 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS), VOLS 1-6, CONFERENCE PROCEEDINGS, 2005, : 616 - 619
  • [35] Leakage-Aware Dynamic Thermal Management of 3D Memories
    Siddhu, Lokesh
    Kedia, Rajesh
    Panda, Preeti Ranjan
    ACM TRANSACTIONS ON DESIGN AUTOMATION OF ELECTRONIC SYSTEMS, 2021, 26 (02)
  • [36] Temperature Aware Scheduling for Embedded Processors
    Jayaseelan, Ramkumar
    Mitra, Tulika
    22ND INTERNATIONAL CONFERENCE ON VLSI DESIGN HELD JOINTLY WITH 8TH INTERNATIONAL CONFERENCE ON EMBEDDED SYSTEMS, PROCEEDINGS, 2009, : 541 - 546
  • [37] Temperature Aware Scheduling for Embedded Processors
    Jayaseelan, Ramkumar
    Mitra, Tulika
    JOURNAL OF LOW POWER ELECTRONICS, 2009, 5 (03) : 363 - 372
  • [38] Analytical Leakage-Aware Thermal Modeling of a Real-Time System
    Mohaqeqi, Morteza
    Kargahi, Mehdi
    Movaghar, Ali
    IEEE TRANSACTIONS ON COMPUTERS, 2014, 63 (06) : 1377 - 1391
  • [39] Intelligent control of temperature with dynamic voltage-frequency scaling (DVFS) in embedded processors
    Hernandez-Almudi, P.
    Suarez, D.
    Montijano, E.
    Merino, J.
    REVISTA IBEROAMERICANA DE AUTOMATICA E INFORMATICA INDUSTRIAL, 2021, 18 (04): : 396 - 406
  • [40] Intelligent control of temperature with dynamic voltage-frequency scaling (DVFS) in embedded processors
    Hernández-Almudi P.
    Suárez D.
    Montijano E.
    Merino J.
    RIAI - Revista Iberoamericana de Automatica e Informatica Industrial, 2021, 18 (04): : 396 - 406