A Flash ADC Tolerant to High Offset Voltage Comparators

被引:2
|
作者
Couto-Pinto, Antonio [1 ]
Fernandes, Jorge R. [2 ]
Piedade, Moises [2 ]
Silva, Manuel M. [2 ]
机构
[1] Inst Super Engn Lisboa, Dept Elect Telecommun & Comp Engn, INESC ID Lisboa, P-1959007 Lisbon, Portugal
[2] Univ Lisbon, Inst Super Tecn, INESC ID Lisboa, P-1049001 Lisbon, Portugal
关键词
Analog-digital conversion; Flash ADC; Wallace tree; Stochastic errors; Offset voltage; REDUNDANCY; CALIBRATION;
D O I
10.1007/s00034-016-0350-3
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
A conventional flash analog-to-digital converter (ADC) with a Wallace tree encoder ensures monotonicity and avoids missing codes, but still requires comparators with low offset voltage, which implies high area and power consumption. In this paper, we extend the purpose of this flash implementation, to allow the comparators to have extremely high offset voltages. This leads to a new approach toward the design of a flash ADC that does not require any type of calibration, allow easy porting among technologies and benefits from scaling. A statistical study is presented to demonstrate the effectiveness of the new method, and a modification is proposed to ensure full-range operation. It is shown that a proposed N-bit ADC has a performance equivalent to an -bit conventional flash ADC, with considerable gains in area and power consumption, with less design effort. The design flow of the OST ADC, with the necessary steps, is presented. A circuit, employing minimum dimension transistors, was fabricated in 0.13- CMOS and used as a proof of concept for the ADCs proposed here.
引用
收藏
页码:1150 / 1168
页数:19
相关论文
共 50 条
  • [41] MODELING OF AN ADC BASED ON HIGH-T-C QOJS']JS COMPARATORS
    HARNISCH, T
    UHLMANN, FH
    TOPFER, H
    MOORE, DF
    PAUZA, AJ
    LAMACRAFT, K
    IEEE TRANSACTIONS ON APPLIED SUPERCONDUCTIVITY, 1995, 5 (02) : 2628 - 2631
  • [42] An Auto Offset Calibration Method for High-resolution Continuous CMOS Comparators
    Wen, Guanguo
    Long, Qiang
    Hu, Huiyong
    Zhang, Jincheng
    SENSORS AND MATERIALS, 2023, 35 (07) : 2653 - 2668
  • [43] A novel hybrid static offset voltage calibration technique for dynamic comparators using bulk voltage and shunt current trimming techniques
    Zghoul, Fadi Nessir
    Mansour, Takwa Shawkat Awad
    Alghazo, Jaafar
    Latif, Ghazanfar
    INTEGRATION-THE VLSI JOURNAL, 2025, 102
  • [44] OFFSET COMPENSATION TECHNIQUE FOR CMOS CURRENT COMPARATORS
    PALMISANO, G
    PALUMBO, G
    ELECTRONICS LETTERS, 1994, 30 (11) : 852 - 854
  • [45] Circuit Design Techniques for High-Voltage Comparators and Amplifiers
    Berkol, Gonenc
    Whitney, Matt
    2024 IEEE CUSTOM INTEGRATED CIRCUITS CONFERENCE, CICC, 2024,
  • [46] A 4 bit Low Power Process Tolerant Flash ADC in 0.18μm CMOS
    Malathi, D.
    Sanjay, R.
    Greeshma, R.
    Venkataramani, B.
    2015 3RD INTERNATIONAL CONFERENCE ON SIGNAL PROCESSING, COMMUNICATION AND NETWORKING (ICSCN), 2015,
  • [47] A Voltage Doubling AC-DC Converter with Offset-Controlled Comparators for Piezoelectric Energy Harvester
    Liu, Lianxi
    Tu, Wei
    Mu, Junchao
    Zhu, Zhangming
    Yang, Yintang
    PROCEEDINGS OF 2015 IEEE 11TH INTERNATIONAL CONFERENCE ON ASIC (ASICON), 2015,
  • [48] A LOW OFFSET COMPARATOR FOR HIGH SPEED LOW POWER ADC
    Zhu, Zhangming
    Wang, Weitie
    Guan, Yuheng
    Liu, Shubin
    Xiao, Yu
    Liu, Lianxi
    Yang, Yintang
    JOURNAL OF CIRCUITS SYSTEMS AND COMPUTERS, 2013, 22 (07)
  • [49] Power-efficient flash ADC with complementary voltage-to-time converter
    Oh, D. -R.
    Jo, D. -S.
    Moon, K. -J.
    Roh, Y. -J.
    Ryu, S. -T.
    ELECTRONICS LETTERS, 2017, 53 (12) : 772 - +
  • [50] Simple analog circuit provides voltage clipping and dc shifting for flash ADC
    del Rio, Alfredo
    EDN, 2008, 53 (07) : 66 - +