3D-Sorter: 3D design of a Resource-aware Hardware Sorter for Edge Computing Platforms under Area and Energy consumption constraints

被引:3
|
作者
Norollah, Amin [1 ]
Kazemi, Zahra [2 ]
Hely, David [2 ]
机构
[1] Iran Univ Sci & Technol, Dept Comp Engn, Tehran, Iran
[2] Univ Grenoble Alpes, LCIS Lab, Grenoble INP, Valence, France
关键词
Hardware accelerator; multi-dimensional sorting algorithm; sorting network; parallel sorting; FPGA;
D O I
10.1109/ISVLSI49217.2020.00018
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
In this paper, we proposed a 3-dimensional hardware sorting architecture (3D-Sorter), based on Multi-Dimensional Sorting Algorithm (MDSA). the proposed architecture transforms a sequence of input records into a 3-dimensional matrix. Records of every dimension are sorted in several MDSA phases, using partial sorting methods. Our synthesis results, provided by Xilinx Vivado indicate that the 3D-Sorter design decreases the number of Look-Up Tables (LUT) and registers by 54% and 42.7%, compared to the state-of-the-art hardware sorter. Also, the power consumption is reduced by 48.15% on average. The results show that the proposed architecture is a remarkable power/area saving for edge components.
引用
收藏
页码:42 / 47
页数:6
相关论文
共 35 条
  • [31] 3D Mobility, Resizing and Mobile Sink Nodes in Reconfigurable Wireless Sensor Networks based on Multi-agent Architecture under Energy Harvesting Constraints
    Rouainia, Hanene
    Grichi, Hanen
    Kahloul, Laid
    Khalgui, Mohamed
    ICSOFT: PROCEEDINGS OF THE 15TH INTERNATIONAL CONFERENCE ON SOFTWARE TECHNOLOGIES, 2020, : 394 - 406
  • [32] In-situ interconnected 1D/2D/3D architectures of CNT/MoS2/Fe3O4 membranes for increasing degradation efficiency of penetrative electro-Fenton under low energy consumption
    Zhang, Peng
    Meng, Xin
    Luo, Xiaomin
    Wang, Jian
    Feng, Jianyan
    Ma, Yun
    Li, Ka
    Liu, Ying
    Wang, Peng
    Yin, Changyu
    Ji, Lufeng
    Liu, Xudan
    JOURNAL OF ENVIRONMENTAL CHEMICAL ENGINEERING, 2024, 12 (05):
  • [33] ACE-SNN: Algorithm-Hardware Co-design of Energy-Efficient & Low-Latency Deep Spiking Neural Networks for 3D Image Recognition
    Datta, Gourav
    Kundu, Souvik
    Jaiswal, Akhilesh R.
    Beerel, Peter A.
    FRONTIERS IN NEUROSCIENCE, 2022, 16
  • [34] Hyperdimensional Computing with 3D VRRAM In-Memory Kernels: Device-Architecture Co-Design for Energy-Efficient, Error-Resilient Language Recognition
    Li, Haitong
    Wu, Tony F.
    Rahimi, Abbas
    Li, Kai-Shin
    Rusch, Miles
    Lin, Chang-Hsien
    Hsu, Juo-Luen
    Sabry, Mohamed M.
    Eryilmaz, S. Burc
    Sohn, Joon
    Chiu, Wen-Cheng
    Chen, Min-Cheng
    Wu, Tsung-Ta
    Shieh, Jia-Min
    Yeh, Wen-Kuan
    Rabaey, Jan M.
    Mitra, Subhasish
    Wong, H. -S. Philip
    2016 IEEE INTERNATIONAL ELECTRON DEVICES MEETING (IEDM), 2016,
  • [35] Rational design of 3D/2D In2O3 nanocube/ZnIn2S4 nanosheet heterojunction photocatalyst with large-area "high-speed channels" for photocatalytic oxidation of 2,4-dichlorophenol under visible light
    Zhu, Qi
    Sun, Yukun
    Xu, Shuai
    Li, Yuliang
    Lin, Xuliang
    Qin, Yanlin
    JOURNAL OF HAZARDOUS MATERIALS, 2020, 382