OPTIMIZED REVERSIBLE MULTIPLIER CIRCUIT

被引:54
|
作者
Haghparast, Majid [1 ]
Mohammadi, Majid [2 ]
Navi, Keivan [2 ]
Eshghi, Mohammad [2 ]
机构
[1] Islamic Azad Univ, Dept Comp Engn, Sci & Res Branch, Tehran, Iran
[2] Shahid Beheshti Univ, Fac Elect & Comp Engn, Tehran, Iran
关键词
Reversible logic gate; reversible logic circuit; reversible multiplier; quantum computing; nanotechnology; LOGIC;
D O I
10.1142/S0218126609005083
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
Reversible logic circuits have received significant attention in quantum computing, low power CMOS design, optical information processing, DNA computing, bioinformatics, and nanotechnology. This paper presents two new 4 x 4 bit reversible multiplier designs which have lower hardware complexity, less garbage bits, less quantum cost and less constant inputs than previous ones, and can be generalized to construct efficient reversible n x n bit multipliers. An implementation of reversible HNG is also presented. This implementation shows that the full adder design using HNG is one of the best designs in term of quantum cost. An implementation of MKG is also presented in order to have a fair comparison between our proposed reversible multiplier designs and the existing counterparts. The proposed reversible multipliers are optimized in terms of quantum cost, number of constant inputs, number of garbage outputs and hardware complexity. They can be used to construct more complex systems in nanotechnology.
引用
收藏
页码:311 / 323
页数:13
相关论文
共 50 条
  • [21] Ancilla-input and garbage-output optimized design of a reversible quantum integer multiplier
    Jayashree, H. V.
    Thapliyal, Himanshu
    Arabnia, Hamid R.
    Agrawal, V. K.
    JOURNAL OF SUPERCOMPUTING, 2016, 72 (04): : 1477 - 1493
  • [22] Ancilla-input and garbage-output optimized design of a reversible quantum integer multiplier
    H. V. Jayashree
    Himanshu Thapliyal
    Hamid R. Arabnia
    V. K. Agrawal
    The Journal of Supercomputing, 2016, 72 : 1477 - 1493
  • [23] A TRANSISTOR MULTIPLIER CIRCUIT
    NEWELL, AF
    WIRELESS WORLD, 1969, 75 (1404): : 285 - &
  • [24] Design of Efficient Reversible Multiplier
    Rangaraju, H. G.
    Suresh, Aakash Babu
    Muralidhara, K. N.
    ADVANCES IN COMPUTING AND INFORMATION TECHNOLOGY, VOL 3, 2013, 178 : 571 - +
  • [25] Synthesizing Multiplier in Reversible Logic
    Offermann, Sebastian
    Wille, Robert
    Dueck, Gerhard W.
    Drechsler, Rolf
    PROCEEDINGS OF THE 13TH IEEE SYMPOSIUM ON DESIGN AND DIAGNOSTICS OF ELECTRONIC CIRCUITS AND SYSTEMS, 2010, : 335 - 340
  • [26] UNILATERAL FREQUENCY MULTIPLIER CIRCUIT
    GEWARTOWSKI, JW
    PROCEEDINGS OF THE IEEE, 1964, 52 (12) : 1749 - &
  • [27] Circuit improvements for a voltage multiplier
    Semenov, VK
    Polyakov, YA
    IEEE TRANSACTIONS ON APPLIED SUPERCONDUCTIVITY, 2001, 11 (01) : 550 - 553
  • [28] CURRENT MULTIPLIER DIVIDER CIRCUIT
    WASAKI, H
    HORIO, Y
    NAKAMURA, S
    ELECTRONICS LETTERS, 1991, 27 (06) : 504 - 506
  • [29] A Novel Approach for Reversible Realization of 3:8 Decoder Circuit with Optimized Performance Parameters
    Shukla, Vandana
    Singh, O. P.
    Mishra, G. R.
    2018 INTERNATIONAL CONFERENCE ON COMPUTATIONAL AND CHARACTERIZATION TECHNIQUES IN ENGINEERING & SCIENCES (CCTES), 2018, : 286 - 290
  • [30] Effective Designs of Reversible Vedic Multiplier
    Ariafar, Zahra
    Mosleh, Mohammad
    INTERNATIONAL JOURNAL OF THEORETICAL PHYSICS, 2019, 58 (08) : 2556 - 2574