共 50 条
- [1] A Novel Approach for Reversible Realization of 8-Bit Adder-Subtractor Circuit with Optimized Quantum Cost FIRST INTERNATIONAL CONFERENCE ON EMERGING TRENDS IN ENGINEERING, TECHNOLOGY AND SCIENCE - ICETETS 2016, 2016,
- [2] A Novel Design of Quantum 3:8 Decoder Circuit using Reversible Logic for Improvement in Key Quantum Circuit Design Parameters 2021 26TH INTERNATIONAL COMPUTER CONFERENCE, COMPUTER SOCIETY OF IRAN (CSICC), 2021,
- [3] A Novel Approach for Reversible Realization of 4 x 4 Bit Vedic Multiplier Circuit ADVANCES IN VLSI, COMMUNICATION, AND SIGNAL PROCESSING, 2020, 587 : 733 - 745
- [4] An Efficient Approach for Reversible Realization of 1:4 Demultiplexer Circuit 2016 INTERNATIONAL CONFERENCE ON EMERGING TRENDS IN ELECTRICAL ELECTRONICS & SUSTAINABLE ENERGY SYSTEMS (ICETEESES), 2016, : 229 - 233
- [5] Design and Performance Analysis for the Reversible Realization of Adder/Subtractor Circuit 2017 INTERNATIONAL CONFERENCE ON EMERGING TRENDS IN COMPUTING AND COMMUNICATION TECHNOLOGIES (ICETCCT), 2017, : 162 - 167
- [7] Two Novel Design Approaches for Optimized Reversible Multiplier Circuit 2019 5TH IEEE INTERNATIONAL WIE CONFERENCE ON ELECTRICAL AND COMPUTER ENGINEERING (WIECON-ECE 2019), 2019,
- [9] Performance Parameters Optimization and Implementation of Adder/Subtractor Circuit Using Reversible Logic Approach 2016 11TH INTERNATIONAL CONFERENCE ON INDUSTRIAL AND INFORMATION SYSTEMS (ICIIS), 2016, : 323 - 328
- [10] A NOVEL APPROACH TO DESIGN A REVERSIBLE SHIFTER CIRCUIT USING DNA 2013 IEEE 26TH INTERNATIONAL SOC CONFERENCE (SOCC), 2013, : 256 - 261