A Novel Approach for Reversible Realization of 3:8 Decoder Circuit with Optimized Performance Parameters

被引:0
|
作者
Shukla, Vandana [1 ]
Singh, O. P. [1 ]
Mishra, G. R. [1 ]
机构
[1] Amity Univ, Amity Sch Engn & Technol, Lucknow Campus, Lucknow, Uttar Pradesh, India
来源
2018 INTERNATIONAL CONFERENCE ON COMPUTATIONAL AND CHARACTERIZATION TECHNIQUES IN ENGINEERING & SCIENCES (CCTES) | 2018年
关键词
3:8 Decoder circuit; DVSM gate; Reversible Circuit Design; Constant Input Signals; Garbage Output Signals; Quantum cost;
D O I
暂无
中图分类号
TP39 [计算机的应用];
学科分类号
081203 ; 0835 ;
摘要
Reversible realization of digital circuits basically aims for the low loss efficient computing systems. Among combinational digital circuits, decoders are considered as one of the most useful circuit. Till now, many design approaches have been already proposed by various researchers for the reversible realization of decoder circuits. Here, in this paper we have proposed a novel approach for the Reversible realization of 3:8 size decoder circuit with optimized performance parameters as compared to the earlier designs. The comparison is done in terms of total number of Reversible logic gates, constant inputs, garbage outputs and quantum cost. This design may be further explored for other low power applications.
引用
收藏
页码:286 / 290
页数:5
相关论文
共 50 条
  • [1] A Novel Approach for Reversible Realization of 8-Bit Adder-Subtractor Circuit with Optimized Quantum Cost
    Shukla, Vandana
    Singh, O. P.
    Mishra, G. R.
    Tiwari, R. K.
    FIRST INTERNATIONAL CONFERENCE ON EMERGING TRENDS IN ENGINEERING, TECHNOLOGY AND SCIENCE - ICETETS 2016, 2016,
  • [2] A Novel Design of Quantum 3:8 Decoder Circuit using Reversible Logic for Improvement in Key Quantum Circuit Design Parameters
    Mirizadeh, Seyyed Mohammad Amir
    Kouchak, Mohammad Mahdi Emadi
    Panahi, Mohammad Mahdi
    2021 26TH INTERNATIONAL COMPUTER CONFERENCE, COMPUTER SOCIETY OF IRAN (CSICC), 2021,
  • [3] A Novel Approach for Reversible Realization of 4 x 4 Bit Vedic Multiplier Circuit
    Shukla, Vandana
    Singh, O. P.
    Mishra, G. R.
    Tiwari, R. K.
    ADVANCES IN VLSI, COMMUNICATION, AND SIGNAL PROCESSING, 2020, 587 : 733 - 745
  • [4] An Efficient Approach for Reversible Realization of 1:4 Demultiplexer Circuit
    Shukla, Vandana
    Singh, O. P.
    Mishra, G. R.
    Tiwari, R. K.
    2016 INTERNATIONAL CONFERENCE ON EMERGING TRENDS IN ELECTRICAL ELECTRONICS & SUSTAINABLE ENERGY SYSTEMS (ICETEESES), 2016, : 229 - 233
  • [5] Design and Performance Analysis for the Reversible Realization of Adder/Subtractor Circuit
    Shukla, Vandana
    Singh, O. P.
    Mishra, G. R.
    Tiwari, R. K.
    2017 INTERNATIONAL CONFERENCE ON EMERGING TRENDS IN COMPUTING AND COMMUNICATION TECHNOLOGIES (ICETCCT), 2017, : 162 - 167
  • [6] Optimized Design of Decoder 2 to 4, 3 to 8 and n to 2n using Reversible Gates
    Andaloussi, Issam
    Brahim, Sedra Moulay
    El Ghazi, Mariam
    INTERNATIONAL JOURNAL OF ADVANCED COMPUTER SCIENCE AND APPLICATIONS, 2021, 12 (08) : 807 - 820
  • [7] Two Novel Design Approaches for Optimized Reversible Multiplier Circuit
    Afrin, Sadia
    Shihab, Fahim
    Sworna, Zarrin Tasnim
    2019 5TH IEEE INTERNATIONAL WIE CONFERENCE ON ELECTRICAL AND COMPUTER ENGINEERING (WIECON-ECE 2019), 2019,
  • [8] Realization of a Novel Fault Tolerant Reversible Full Adder Circuit in Nanotechnology
    Islam, Saiful
    Rahman, Muhammad Mahbubur
    Begum, Zerina
    Hafiz, Mohd Zulfiquar
    INTERNATIONAL ARAB JOURNAL OF INFORMATION TECHNOLOGY, 2010, 7 (03) : 317 - 323
  • [9] Performance Parameters Optimization and Implementation of Adder/Subtractor Circuit Using Reversible Logic Approach
    Shukla, Vandana
    Singh, O. P.
    Mishra, G. R.
    Tiwari, R. K.
    2016 11TH INTERNATIONAL CONFERENCE ON INDUSTRIAL AND INFORMATION SYSTEMS (ICIIS), 2016, : 323 - 328
  • [10] A NOVEL APPROACH TO DESIGN A REVERSIBLE SHIFTER CIRCUIT USING DNA
    Ahmed, Tanvir
    Sarker, Ankur
    Sharif, Mohd. Istiaq
    Rashid, S. M. Mahbubur
    Rahman, Md. Atiqur
    Babu, Hafiz Md. Hasan
    2013 IEEE 26TH INTERNATIONAL SOC CONFERENCE (SOCC), 2013, : 256 - 261