Demonstration of Fully Functional 64-kb Josephson/CMOS Hybrid Memory

被引:0
|
作者
Peng, Xizhu [1 ]
Sasaki, Yuta [1 ]
Jin, Hyunjoo [1 ]
Kuwabara, Keita [1 ]
Yamanashi, Yuki [1 ]
Yoshikawa, Nobuyuki [1 ]
机构
[1] Yokohama Natl Univ, Dept Elect & Comp, Yokohama, Kanagawa 240, Japan
关键词
Josephson integrated circuits; hybrid memory; RAM; JLD; SFQ circuit;
D O I
暂无
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
We have been developing Josephson/CMOS hybrid memories, where decoders and memory cell arrays are composed of CMOS devices and bit-line current sensors are made by Josephson circuits. In our previous study we reported a fully functional 64-kb CMOS static RAM for the hybrid memory, which includes CMOS differential amplifiers with 40-mV voltage inputs. In this paper we demonstrate a fully functional 64-kb Josephson/CMOS hybrid memory, which is composed SFQ input/output circuits using the AIST Nb standard process and a CMOS static RAM using the Rohm 180 nm CMOS process. All input data, are inputs to the hybrid memory as SFQ signals in the system. The total access time was measured to be about 1.69 ns.
引用
收藏
页数:3
相关论文
共 32 条
  • [1] Fully Functional Operation of Low-Power 64-kb Josephson-CMOS Hybrid Memories
    Konno, Gen
    Yamanashi, Yuki
    Yoshikawa, Nobuyuki
    IEEE TRANSACTIONS ON APPLIED SUPERCONDUCTIVITY, 2017, 27 (04)
  • [2] Latency and power measurements on a 64-kb hybrid Josephson-CMOS memory
    Liu, Q.
    Fujiwara, K.
    Meng, X.
    Whiteley, S. R.
    Van Duzer, T.
    Yoshikawa, N.
    Thakahashi, Y.
    Hikida, T.
    Kawai, N.
    IEEE TRANSACTIONS ON APPLIED SUPERCONDUCTIVITY, 2007, 17 (02) : 526 - 529
  • [3] Improvement of Energy Efficiency of 64-kb Josephson-CMOS Hybrid Memories
    Konno, G.
    Sasaki, Y.
    Yamanashi, Y.
    Yoshikawa, N.
    2015 15TH INTERNATIONAL SUPERCONDUCTIVE ELECTRONICS CONFERENCE (ISEC), 2015,
  • [4] Design and Implementation of 64-kb CMOS Static RAMs for Josephson-CMOS Hybrid Memories
    Kuwabara, Keita
    Jin, Hyunjoo
    Yamanashi, Yuki
    Yoshikawa, Nobuyuki
    IEEE TRANSACTIONS ON APPLIED SUPERCONDUCTIVITY, 2013, 23 (03)
  • [5] New Delay-Time Measurements on a 64-kb Josephson-CMOS Hybrid Memory With a 600-ps Access Time
    Fujiwara, Kan
    Liu, Qingguo
    Van Duzer, Theodore
    Meng, Xiaofan
    Yoshikawa, Nobuyuki
    IEEE TRANSACTIONS ON APPLIED SUPERCONDUCTIVITY, 2010, 20 (01) : 14 - 20
  • [6] Access time measurement of 64-kb Josephson-CMOS hybrid memories using SFQ time-to-digital converter
    Okamoto, Yuji
    Jin, Hyunjoo
    Yaguchi, Kenta
    Yamanashi, Yuki
    Yoshikawa, Nobuyuki
    IEICE ELECTRONICS EXPRESS, 2010, 7 (04): : 320 - 325
  • [7] 64-kb Hybrid Josephson-CMOS 4 Kelvin RAM With 400 ps Access Time and 12 mW Read Power
    Van Duzer, Theodore
    Zheng, Lizhen
    Whiteley, Stephen R.
    Kim, Hoki
    Kim, Jaewoo
    Meng, Xiaofan
    Ortlepp, Thomas
    IEEE TRANSACTIONS ON APPLIED SUPERCONDUCTIVITY, 2013, 23 (03)
  • [8] Simulation and measurements on a 64-kbit hybrid Josephson-CMOS memory
    Liu, Q
    Van Duzer, T
    Meng, X
    Whiteley, SR
    Fujiwara, K
    Tomida, T
    Yoshikawa, N
    IEEE TRANSACTIONS ON APPLIED SUPERCONDUCTIVITY, 2005, 15 (02) : 415 - 418
  • [9] Hybrid Josephson-CMOS memory: a solution for the Josephson memory problem
    Van Duzer, T
    Feng, YJ
    Meng, XF
    Whiteley, SR
    Yoshikawa, N
    SUPERCONDUCTOR SCIENCE & TECHNOLOGY, 2002, 15 (12): : 1669 - 1674
  • [10] Josephson-CMOS Hybrid Memory With Nanocryotrons
    Tanaka, Masamitsu
    Suzuki, Masato
    Konno, Gen
    Ito, Yuki
    Fujimaki, Akira
    Yoshikawa, Nobuyuki
    IEEE TRANSACTIONS ON APPLIED SUPERCONDUCTIVITY, 2017, 27 (04)