Circuit Topology and Synthesis Flow Co-Design for the Development of Computational ReRAM

被引:0
|
作者
Fernandez, Carlos [1 ]
Vourkas, Ioannis [1 ]
Rubio, Antonio [2 ]
机构
[1] Univ Tecn Federico Santa Maria, Dept Elect Engn, Valparaiso, Chile
[2] Univ Politecn Cataluna, Dept Elect Engn, Barcelona, Spain
来源
2022 IEEE 22ND INTERNATIONAL CONFERENCE ON NANOTECHNOLOGY (NANO) | 2022年
关键词
memristor; resistive RAM; in-memory computing; logic synthesis; electronic design automation; ratioed logic; LOGIC;
D O I
10.1109/NANO54668.2022.9928734
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Emerging memory technologies will play a decisive role in the quest for more energy-efficient computing systems. Computational ReRAM structures based on resistive switching devices (memristors) have been explored for in-memory computations using the resistance of ReRAM cells for storage and for logic I/O representation. Such approach presents three major challenges: the support for a memristor-oriented logic style, the ad-hoc design of memory array driving circuitry for memory and logic operations, and the development of dedicated synthesis tools to instruct the multi-level operations required for the execution of an arbitrary logic function in memory. This work contributes towards the development of an automated design flow for ReRAM-based computational memories, highlighting some important HW-SW co-design considerations. We briefly present a case study concerning a synthesis flow for a nonstateful logic style and the co-design of the underlying 1T1R crossbar array driving circuit. The prototype of the synthesis flow is based on the ABC tool and the Z3 solver. It executes fast owing to the level-by-level mapping of logic gates. Moreover, it delivers a mapping that minimizes the logic function latency through parallel logic operations, while also using the less possible ReRAM cells.
引用
收藏
页码:295 / 298
页数:4
相关论文
共 50 条
  • [31] An Approach to the Device-Circuit Co-Design of HyperFET Circuits
    Jimenez, Manuel
    Nunez, Juan
    Jose Avedillo, Maria
    2020 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS), 2020,
  • [32] A hardware/software co-design approach for VLSI circuit partitioning
    Areibi, Shawki
    Li, Fujian
    6TH INTERNATIONAL WORKSHOP ON SYSTEM-ON-CHIP FOR REAL-TIME APPLICATIONS, PROCEEDINGS, 2006, : 81 - +
  • [33] Antenna-circuit-signal co-design for UWB systems
    Boryssenko, A. O.
    Schaubert, D. H.
    ULTRAWIDEBAND AND ULTRASHORT IMPULSE SIGNALS, PROCEEDINGS, 2006, : 97 - +
  • [34] Embedded system co-design - Synthesis and verification
    Lavagno, L
    SangiovanniVincentelli, A
    Hsieh, H
    HARDWARE/SOFTWARE CO-DESIGN, 1996, 310 : 213 - 242
  • [35] The politics of co-design in ICT for sustainable development
    Kendall, Linus
    Dearden, Andy
    CODESIGN-INTERNATIONAL JOURNAL OF COCREATION IN DESIGN AND THE ARTS, 2020, 16 (01): : 81 - 95
  • [36] Using Co-design in Mobile Health System Development: A Qualitative Study With Experts in Co-design and Mobile Health System Development
    Noorbergen, Tyler J.
    Adam, Marc T. P.
    Teubner, Timm
    Collins, Clare E.
    JMIR MHEALTH AND UHEALTH, 2021, 9 (11):
  • [37] A platform for co-design and co-synthesis based on FPGA
    Mosanya, E
    Goeke, M
    Linder, J
    Perrier, JY
    Rampogna, F
    Sanchez, E
    SEVENTH IEEE INTERNATIONAL WORKSHOP ON RAPID SYSTEM PROTOTYPING, PROCEEDINGS: SHORTENING THE PATH FROM SPECIFICATION TO PROTOTYPE, 1996, : 11 - 16
  • [38] Co-specification for co-design in the development of avionics systems
    Sahraoui, AEK
    Romdhani, M
    Jeffroy, A
    Jerraya, AA
    CONTROL ENGINEERING PRACTICE, 1996, 4 (06) : 871 - 876
  • [39] Partitioning and exploration strategies in the TOSCA co-design flow
    Balboni, A
    Fornaciari, W
    Sciuto, D
    FOURTH INTERNATIONAL WORKSHOP ON HARDWARE/SOFTWARE CO-DESIGN (CODES/CASHE '96), PROCEEDINGS, 1996, : 62 - 69
  • [40] Co-Design of Highly Uniform ReRAM Arrays in 180nm CMOS Technology for Neuromorphic Systems
    Zhuo, Victor Yi-Qian
    Wang, Weijie
    Chen, Zhixian
    Lee, Hock Koon
    Li, Minghua
    Song, Wendong
    32ND IEEE INTERNATIONAL SYSTEM ON CHIP CONFERENCE (IEEE SOCC 2019), 2019, : 365 - 369