Circuit Topology and Synthesis Flow Co-Design for the Development of Computational ReRAM

被引:0
|
作者
Fernandez, Carlos [1 ]
Vourkas, Ioannis [1 ]
Rubio, Antonio [2 ]
机构
[1] Univ Tecn Federico Santa Maria, Dept Elect Engn, Valparaiso, Chile
[2] Univ Politecn Cataluna, Dept Elect Engn, Barcelona, Spain
来源
2022 IEEE 22ND INTERNATIONAL CONFERENCE ON NANOTECHNOLOGY (NANO) | 2022年
关键词
memristor; resistive RAM; in-memory computing; logic synthesis; electronic design automation; ratioed logic; LOGIC;
D O I
10.1109/NANO54668.2022.9928734
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Emerging memory technologies will play a decisive role in the quest for more energy-efficient computing systems. Computational ReRAM structures based on resistive switching devices (memristors) have been explored for in-memory computations using the resistance of ReRAM cells for storage and for logic I/O representation. Such approach presents three major challenges: the support for a memristor-oriented logic style, the ad-hoc design of memory array driving circuitry for memory and logic operations, and the development of dedicated synthesis tools to instruct the multi-level operations required for the execution of an arbitrary logic function in memory. This work contributes towards the development of an automated design flow for ReRAM-based computational memories, highlighting some important HW-SW co-design considerations. We briefly present a case study concerning a synthesis flow for a nonstateful logic style and the co-design of the underlying 1T1R crossbar array driving circuit. The prototype of the synthesis flow is based on the ABC tool and the Z3 solver. It executes fast owing to the level-by-level mapping of logic gates. Moreover, it delivers a mapping that minimizes the logic function latency through parallel logic operations, while also using the less possible ReRAM cells.
引用
收藏
页码:295 / 298
页数:4
相关论文
共 50 条
  • [1] ReRAM Device and Circuit Co-Design Challenges in Nano-scale CMOS Technology
    Lu, Lu
    Kim, Ju Eon
    Sharma, Vishal
    Kim, Tony Tae-Hyoung
    APCCAS 2020: PROCEEDINGS OF THE 2020 IEEE ASIA PACIFIC CONFERENCE ON CIRCUITS AND SYSTEMS (APCCAS 2020), 2020, : 213 - 216
  • [2] Automated Design of CRLH Structures using Co-Design Synthesis Computational Approach
    Siragusa, R.
    Nguyen, H. V.
    Perret, E.
    Lemaitre-Auger, P.
    Tedjini, S.
    Caloz, C.
    APMC: 2009 ASIA PACIFIC MICROWAVE CONFERENCE, VOLS 1-5, 2009, : 830 - +
  • [3] Computational co-design of fibrous architecture
    Achim Menges
    Fabian Kannenberg
    Christoph Zechmeister
    Architectural Intelligence , 1 (1):
  • [4] CoDG-ReRAM: An Algorithm-Hardware Co-design to Accelerate Semi-Structured GNNs on ReRAM
    Luo, Yixuan
    Behnam, Payman
    Thorat, Kiran
    Liu, Zhuo
    Peng, Hongwu
    Huang, Shaoyi
    Zhou, Shu
    Khan, Omer
    Tumanov, Alexey
    Ding, Caiwen
    Geng, Tong
    2022 IEEE 40TH INTERNATIONAL CONFERENCE ON COMPUTER DESIGN (ICCD 2022), 2022, : 280 - 289
  • [5] Optimal co-design of computational imaging system
    Mirani, T
    Christensen, MP
    Douglas, SC
    Rajan, D
    Wood, SL
    2005 IEEE INTERNATIONAL CONFERENCE ON ACOUSTICS, SPEECH, AND SIGNAL PROCESSING, VOLS 1-5: SPEECH PROCESSING, 2005, : 597 - 600
  • [6] Co-design of traffic network topology and control measures
    Cong, Zhe
    De Schutter, Bart
    Babuska, Robert
    TRANSPORTATION RESEARCH PART C-EMERGING TECHNOLOGIES, 2015, 54 : 56 - 73
  • [7] Co-Design of Controller and Communication Topology for Vehicular Platooning
    Firooznia, Amir
    Ploeg, Jeroen
    van de Wouw, Nathan
    Zwart, Hans
    IEEE TRANSACTIONS ON INTELLIGENT TRANSPORTATION SYSTEMS, 2017, 18 (10) : 2728 - 2739
  • [8] On the Design and Development of a ReRAM-based Computational Memory Prototype
    Fernandez, Carlos
    Vourkas, Ioannis
    PROCEEDINGS OF THE 2022 IFIP/IEEE 30TH INTERNATIONAL CONFERENCE ON VERY LARGE SCALE INTEGRATION (VLSI-SOC), 2022,
  • [9] FinFET Device Circuit Co-Design: Issues and Challenges
    Dasgupta, S.
    Anand, B.
    2015 28TH INTERNATIONAL CONFERENCE ON VLSI DESIGN (VLSID), 2015, : 12 - 13
  • [10] Memory Circuit & Technology Co-Design for AI Applications
    Takeuchi, Ken
    2021 SILICON NANOELECTRONICS WORKSHOP (SNW), 2021, : 1 - 2