Cluster-based test architecture design for system-on-chip

被引:35
|
作者
Goel, SK [1 ]
Marinissen, EJ [1 ]
机构
[1] Philips Res Labs, IC Design, Digital Design & Test, NL-5656 AA Eindhoven, Netherlands
关键词
D O I
10.1109/VTS.2002.1011147
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
A test architecture for an SOC consists of a number of Test Access Mechanisms that connect to wrapped cores. This paper presents a new test architecture, named the TestRail Architecture, that is a hybrid form of the known Daisychain and Distribution Architectures. An important characteristic of the TestRail Architecture is that it allows for efficient testing of both the cores as well as the core-external circuitry. We present two alternative optimization algorithms for the TestRail Architecture, that minimize the total core-internal test time of the cores in the SOC. These algorithms handle both cores with fixed-length and flexible-length scan chains. Experimental results on three industrial benchmark SOCs show that, compared to previous publications, we obtain comparable or better test times at drastically reduced compute times.
引用
收藏
页码:259 / 264
页数:6
相关论文
共 50 条
  • [1] Prototype Design of Cluster-based Homogeneous Multiprocessor System-on-Chip
    Geng, Luo-Feng
    Zhang, Duo-Li
    Gao, Ming-Lun
    Chen, Ying-Chun
    Du, Gao-Ming
    PROCEEDINGS OF THE 3RD INTERNATIONAL CONFERENCE ON ANTI-COUNTERFEITING, SECURITY, AND IDENTIFICATION IN COMMUNICATION, 2009, : 311 - 315
  • [2] System-on-chip design with dataflow architecture
    Wu, BF
    Peng, CL
    PROCEEDINGS OF THE 8TH INTERNATIONAL CONFERENCE ON COMPUTER SUPPORTED COOPERATIVE WORK IN DESIGN, VOL 2, 2004, : 712 - 716
  • [3] Design of reusable and flexible test access mechanism architecture for system-on-chip
    Rohini, G.
    Salivahanan, S.
    PIERS 2008 HANGZHOU: PROGRESS IN ELECTROMAGNETICS RESEARCH SYMPOSIUM, VOLS I AND II, PROCEEDINGS, 2008, : 916 - +
  • [4] PERFORMANCE EVALUATION OF CLUSTER-BASED HOMOGENEOUS MULTIPROCESSOR SYSTEM-ON-CHIP USING FPGA DEVICE
    Geng Luo-feng
    Zhang Duo-li
    Gao Ming-Lun
    PROCEEDINGS OF THE 2009 FOURTH INTERNATIONAL CONFERENCE ON EMBEDDED AND MULTIMEDIA COMPUTING, 2009, : 110 - 113
  • [5] An efficient bus architecture for system-on-chip design
    Cordan, B
    PROCEEDINGS OF THE IEEE 1999 CUSTOM INTEGRATED CIRCUITS CONFERENCE, 1999, : 623 - 626
  • [6] Efficient bus architecture for system-on-chip design
    Cordan, Bill
    Proceedings of the Custom Integrated Circuits Conference, 1999, : 623 - 626
  • [7] Design of an architecture for Multiprocessor System-on-Chip (MPSoC)
    Hu Yue-li
    Ding Qian
    2006 CONFERENCE ON HIGH DENSITY MICROSYSTEM DESIGN AND PACKAGING AND COMPONENT FAILURE ANALYSIS (HDP '06), PROCEEDINGS, 2006, : 267 - +
  • [8] Design methodology of a configurable system-on-chip architecture
    Wallner, S
    12TH ANNUAL IEEE SYMPOSIUM ON FIELD-PROGRAMMABLE CUSTOM COMPUTING MACHINES, PROCEEDINGS, 2004, : 283 - 284
  • [9] Test scheduling and test access architecture optimization for system-on-chip
    Hsu, HS
    Huang, JR
    Cheng, KL
    Wang, CW
    Huang, CT
    Wu, CW
    Lin, YL
    PROCEEDINGS OF THE 11TH ASIAN TEST SYMPOSIUM (ATS 02), 2002, : 411 - 416
  • [10] Design of an AC Servo Controller for a Dynamic Simulation Test System for Hydraulic Excavators Based on a System-on-chip Architecture
    Yu Bo
    Xu Chunbo
    Qiao Ruibo
    INTERNATIONAL JOURNAL OF ONLINE ENGINEERING, 2018, 14 (07) : 137 - 148