Cluster-based test architecture design for system-on-chip

被引:35
|
作者
Goel, SK [1 ]
Marinissen, EJ [1 ]
机构
[1] Philips Res Labs, IC Design, Digital Design & Test, NL-5656 AA Eindhoven, Netherlands
关键词
D O I
10.1109/VTS.2002.1011147
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
A test architecture for an SOC consists of a number of Test Access Mechanisms that connect to wrapped cores. This paper presents a new test architecture, named the TestRail Architecture, that is a hybrid form of the known Daisychain and Distribution Architectures. An important characteristic of the TestRail Architecture is that it allows for efficient testing of both the cores as well as the core-external circuitry. We present two alternative optimization algorithms for the TestRail Architecture, that minimize the total core-internal test time of the cores in the SOC. These algorithms handle both cores with fixed-length and flexible-length scan chains. Experimental results on three industrial benchmark SOCs show that, compared to previous publications, we obtain comparable or better test times at drastically reduced compute times.
引用
收藏
页码:259 / 264
页数:6
相关论文
共 50 条
  • [21] Design and Evaluation of a System-on-Chip based Modulator
    Singh, Vinita
    Manikandan, J.
    2019 INTERNATIONAL CONFERENCE ON WIRELESS COMMUNICATIONS, SIGNAL PROCESSING AND NETWORKING (WISPNET 2019): ADVANCING WIRELESS AND MOBILE COMMUNICATIONS TECHNOLOGIES FOR 2020 INFORMATION SOCIETY, 2019, : 13 - 17
  • [22] C++ based system-on-chip design
    Caldari, M
    Conti, M
    Coppola, M
    Giuliodori, M
    Turchetti, C
    CANADIAN JOURNAL OF ELECTRICAL AND COMPUTER ENGINEERING-REVUE CANADIENNE DE GENIE ELECTRIQUE ET INFORMATIQUE, 2001, 26 (3-4): : 115 - 123
  • [23] C++ based system-on-chip design
    Caldari, M.
    Conti, M.
    Coppola, M.
    Giuliodori, M.
    Turchetti, C.
    Canadian Journal of Electrical and Computer Engineering, 2001, 26 (3-4) : 115 - 123
  • [24] The Controller Design Based on Fieldbus and System-on-Chip
    Lin, Shiwei
    2009 INTERNATIONAL CONFERENCE ON INFORMATION MANAGEMENT, INNOVATION MANAGEMENT AND INDUSTRIAL ENGINEERING, VOL 3, PROCEEDINGS, 2009, : 567 - 569
  • [25] Design of a cluster-based peer to peer architecture for MANETs
    Galera, Francisco J.
    Martinez, Juan A.
    Sanchis, Miguel A.
    Gomez-Skarmeta, Antonio F.
    SCCC 2008: INTERNATIONAL CONFERENCE OF THE CHILEAN COMPUTER SCIENCE SOCIETY, PROCEEDINGS, 2008, : 79 - 84
  • [26] System-on-Chip Architecture for Speech Recognition
    Wu, Gin-Der
    Kuo, Kuei-Ting
    JOURNAL OF INFORMATION SCIENCE AND ENGINEERING, 2010, 26 (03) : 1073 - 1089
  • [27] A reconfigurable architecture for DSP system-on-chip
    Dung, LR
    Lee, YL
    Wu, CM
    CANADIAN JOURNAL OF ELECTRICAL AND COMPUTER ENGINEERING-REVUE CANADIENNE DE GENIE ELECTRIQUE ET INFORMATIQUE, 2001, 26 (3-4): : 109 - 113
  • [28] System-on-Chip Design and Implementation
    Brackenbury, Linda E. M.
    Plana, Luis A.
    Pepper, Jeffrey
    IEEE TRANSACTIONS ON EDUCATION, 2010, 53 (02) : 272 - 281
  • [29] Toward Design of Advanced System-on-Chip Architecture for Mobile Computing Devices
    BenSaleh, Mohammed S.
    Qasim, Syed Manzoor
    Obeid, Abdulfattah M.
    MOBILE, SECURE, AND PROGRAMMABLE NETWORKING, 2019, 11557 : 88 - 95
  • [30] Gamification of System-on-Chip Design
    Hamalainen, Timo D.
    Salminen, Erno
    2014 INTERNATIONAL SYMPOSIUM ON SYSTEM-ON-CHIP (SOC), 2014,