Testing TSV-Based Three-Dimensional Stacked ICs

被引:0
|
作者
Marinissen, Erik Jan [1 ]
机构
[1] IMEC Vzw, Kapeldreef 75, B-3001 Leuven, Belgium
关键词
ON-CHIP; DESIGN; COUNT;
D O I
暂无
中图分类号
TP [自动化技术、计算机技术];
学科分类号
0812 ;
摘要
To meet customer's product-quality expectations, each individual IC needs to be tested for manufacturing defects incurred during its many high-precision, and hence defect-prone manufacturing steps; these tests should be both effective and cost-efficient. The semiconductor industry is preparing itself now for three-dimensional stacked ICs (3D-SICs) based on Through-Silicon Vias (TSVs), which, due to their many compelling benefits, are quickly gaining ground. Test solutions need to be ready for this new generation of 'super chips'. 3D-SICs are chips where all basic, as well as most advanced test technologies come together. In addition, they pose some truly new test challenges with respect to complexity and cost, due to their advanced manufacturing processes and physical access limitations. This presentation focuses on the available solutions and still open challenges for testing 3D-SICs. It discusses flows for wafer-level and package-level tests, the challenges with respect to test contents and wafer-level probe access, and the on-chip Design-for-Test (DfT) infrastructure required for 3D-SICs.
引用
收藏
页码:1689 / 1694
页数:6
相关论文
共 50 条
  • [31] TSV Based 3D Stacked ICs: Opportunities and Challenges
    Hamdioui, Said
    2012 IEEE 15TH INTERNATIONAL SYMPOSIUM ON DESIGN AND DIAGNOSTICS OF ELECTRONIC CIRCUITS & SYSTEMS (DDECS), 2012, : 2 - 2
  • [32] Thermal Characterization of TSV based 3D Stacked ICs
    Swarup, Sahana
    Tan, Sheldon X. -D.
    Liu, Zao
    2012 IEEE 21ST CONFERENCE ON ELECTRICAL PERFORMANCE OF ELECTRONIC PACKAGING AND SYSTEMS, 2012, : 335 - 338
  • [33] Special Issue on Testing of Three-Dimensional Stacked Integrated Circuits
    Agrawal, Vishwani D.
    JOURNAL OF ELECTRONIC TESTING-THEORY AND APPLICATIONS, 2012, 28 (01): : 1 - 1
  • [34] Approximate TSV-based 3D Stacked Integrated Circuits by Inexact Interconnects
    Masadeh, Mahmoud S.
    INTERNATIONAL JOURNAL OF ADVANCED COMPUTER SCIENCE AND APPLICATIONS, 2022, 13 (08) : 682 - 690
  • [35] Power, Performance, and Cost Comparisons of Monolithic 3D ICs and TSV-based 3D ICs
    Nayak, Deepak Kumar
    Banna, Srinivasa
    Samal, Sandeep Kumar
    Lim, Sung Kyu
    2015 IEEE SOI-3D-SUBTHRESHOLD MICROELECTRONICS TECHNOLOGY UNIFIED CONFERENCE (S3S), 2015,
  • [36] An Effective Model for Evaluating Vertical Propagation Delay in TSV-based 3-D ICs
    Watanabe, Masayuki
    Niioka, Nanako
    Kobayashi, Tetsuya
    Karel, Rosely
    Fukase, Masa-aki
    Imai, Masashi
    Kurokawa, Atsushi
    PROCEEDINGS OF THE SIXTEENTH INTERNATIONAL SYMPOSIUM ON QUALITY ELECTRONIC DESIGN (ISQED 2015), 2015, : 514 - 518
  • [37] IMPROVEMENT OF THE LONG-TERM RELIABILITY OF TSV INTERCONNECTIONS USED IN THREE-DIMENSIONAL STACKED MODULES
    Miura, Hideo
    Suzuki, Ken
    PROCEEDINGS OF THE ASME INTERNATIONAL MECHANICAL ENGINEERING CONGRESS AND EXPOSITION, 2014, VOL 10, 2015,
  • [38] Analytical Modeling and Numerical Simulations of Temperature Field in TSV-based 3D ICs
    Shiyanovskii, Yuriy
    Papachristou, Chris
    Wu, Cheng-Wen
    PROCEEDINGS OF THE FOURTEENTH INTERNATIONAL SYMPOSIUM ON QUALITY ELECTRONIC DESIGN (ISQED 2013), 2013, : 24 - 29
  • [39] Electromigration Study for Multiscale Power/Ground Vias in TSV-Based 3-D ICs
    Pak, Jiwoo
    Lim, Sung Kyu
    Pan, David Z.
    IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 2014, 33 (12) : 1873 - 1885
  • [40] A Compact Passive Equalizer Design for Differential Channels in TSV-Based 3-D ICs
    Fu, Kai
    Zhao, Wen-Sheng
    Wang, Da-Wei
    Wang, Gaofeng
    Swaminathan, Madhavan
    Yin, Wen-Yan
    IEEE ACCESS, 2018, 6 : 75278 - 75292