Testing TSV-Based Three-Dimensional Stacked ICs

被引:0
|
作者
Marinissen, Erik Jan [1 ]
机构
[1] IMEC Vzw, Kapeldreef 75, B-3001 Leuven, Belgium
关键词
ON-CHIP; DESIGN; COUNT;
D O I
暂无
中图分类号
TP [自动化技术、计算机技术];
学科分类号
0812 ;
摘要
To meet customer's product-quality expectations, each individual IC needs to be tested for manufacturing defects incurred during its many high-precision, and hence defect-prone manufacturing steps; these tests should be both effective and cost-efficient. The semiconductor industry is preparing itself now for three-dimensional stacked ICs (3D-SICs) based on Through-Silicon Vias (TSVs), which, due to their many compelling benefits, are quickly gaining ground. Test solutions need to be ready for this new generation of 'super chips'. 3D-SICs are chips where all basic, as well as most advanced test technologies come together. In addition, they pose some truly new test challenges with respect to complexity and cost, due to their advanced manufacturing processes and physical access limitations. This presentation focuses on the available solutions and still open challenges for testing 3D-SICs. It discusses flows for wafer-level and package-level tests, the challenges with respect to test contents and wafer-level probe access, and the on-chip Design-for-Test (DfT) infrastructure required for 3D-SICs.
引用
收藏
页码:1689 / 1694
页数:6
相关论文
共 50 条
  • [21] Disconnection Failure Model and Analysis of TSV-based 3D ICs
    Jung, Daniel H.
    Kim, Joohee
    Kim, Heegon
    Kim, Jonghoon J.
    Kim, Joungho
    Pak, Jun So
    2012 IEEE ELECTRICAL DESIGN OF ADVANCED PACKAGING AND SYSTEMS SYMPOSIUM (EDAPS), 2012, : 164 - 167
  • [22] Fault Tolerant Techniques for TSV-based Interconnects in 3-D ICs
    Madani, Siroos
    Bayoumi, Magdy
    2017 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS), 2017, : 2577 - 2580
  • [23] Power Delivery Network Design for Wiring and TSV Resource Minimization in TSV-Based 3-D ICs
    Wei, Shu-Han
    Lee, Yu-Min
    Ho, Chia-Tung
    Sun, Chih-Ting
    Cheng, Liang-Chia
    2013 INTERNATIONAL SYMPOSIUM ON VLSI DESIGN, AUTOMATION, AND TEST (VLSI-DAT), 2013,
  • [24] Power Delivery Network Design for Wiring and TSV Resource Minimization in TSV-Based 3-D ICs
    Wei, Shu-Han
    Lee, Yu-Min
    Ho, Chia-Tung
    Sun, Chih-Ting
    Cheng, Liang-Chia
    2013 INTERNATIONAL SYMPOSIUM ON VLSI DESIGN, AUTOMATION, AND TEST (VLSI-DAT), 2013,
  • [25] Fault Diagnosis of TSV-based Interconnects in 3-D Stacked Designs
    Rajski, J.
    Tyszer, J.
    2013 IEEE INTERNATIONAL TEST CONFERENCE (ITC), 2013,
  • [26] First-Last: A Cost-Effective Adaptive Routing Solution for TSV-Based Three-Dimensional Networks-on-Chip
    Charif, Amir
    Coelho, Alexandre
    Ebrahimi, Masoumeh
    Bagherzadeh, Nader
    Zergainoh, Nacer-Eddine
    IEEE TRANSACTIONS ON COMPUTERS, 2018, 67 (10) : 1430 - 1444
  • [27] DfT Techniques and Architectures for TSV-Based 3D-ICs: A Comparative Study
    Salah, Khaled
    PROCEEDINGS OF THE 18TH MEDITERRANEAN ELECTROTECHNICAL CONFERENCE MELECON 2016, 2016,
  • [28] STA Compatible Backend Design Flow for TSV-based 3-D ICs
    Kalargaris, Harry
    Chen, Yi-Chung
    Pavlidis, Vasilis F.
    PROCEEDINGS OF THE EIGHTEENTH INTERNATIONAL SYMPOSIUM ON QUALITY ELECTRONIC DESIGN (ISQED), 2017, : 186 - +
  • [29] Decoupling Capacitor Topologies for TSV-Based 3-D ICs With Power Gating
    Wang, Hailang
    Salman, Emre
    IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2015, 23 (12) : 2983 - 2991
  • [30] Testing of Switch Blocks in TSV-reduced Three-Dimensional FPGA
    Maebashi, Kouta
    Namba, Kazuteru
    Kitakami, Masato
    PROCEEDINGS OF THE 2013 IEEE INTERNATIONAL SYMPOSIUM ON DEFECT AND FAULT TOLERANCE IN VLSI AND NANOTECHNOLOGY SYSTEMS (DFTS), 2013, : 302 - 307