Testing TSV-Based Three-Dimensional Stacked ICs

被引:0
|
作者
Marinissen, Erik Jan [1 ]
机构
[1] IMEC Vzw, Kapeldreef 75, B-3001 Leuven, Belgium
关键词
ON-CHIP; DESIGN; COUNT;
D O I
暂无
中图分类号
TP [自动化技术、计算机技术];
学科分类号
0812 ;
摘要
To meet customer's product-quality expectations, each individual IC needs to be tested for manufacturing defects incurred during its many high-precision, and hence defect-prone manufacturing steps; these tests should be both effective and cost-efficient. The semiconductor industry is preparing itself now for three-dimensional stacked ICs (3D-SICs) based on Through-Silicon Vias (TSVs), which, due to their many compelling benefits, are quickly gaining ground. Test solutions need to be ready for this new generation of 'super chips'. 3D-SICs are chips where all basic, as well as most advanced test technologies come together. In addition, they pose some truly new test challenges with respect to complexity and cost, due to their advanced manufacturing processes and physical access limitations. This presentation focuses on the available solutions and still open challenges for testing 3D-SICs. It discusses flows for wafer-level and package-level tests, the challenges with respect to test contents and wafer-level probe access, and the on-chip Design-for-Test (DfT) infrastructure required for 3D-SICs.
引用
收藏
页码:1689 / 1694
页数:6
相关论文
共 50 条
  • [1] Software Design On TSV-Based Three-Dimensional Interconnected
    Liu Huifen
    Miao Min
    Wang Xiaofei
    Ning Jianye
    Zuo Guoyi
    2013 14TH INTERNATIONAL CONFERENCE ON ELECTRONIC PACKAGING TECHNOLOGY (ICEPT), 2013, : 617 - 621
  • [2] Reconfigured test architecture optimization for TSV-based three-dimensional SoCs
    Shen, Kele
    Xiang, Dong
    Jiang, Zhou
    IEICE ELECTRONICS EXPRESS, 2014, 11 (16):
  • [3] Data bus swizzling in TSV-based three-dimensional integrated circuits
    Ge, Shen
    Friedman, Eby G.
    MICROELECTRONICS JOURNAL, 2013, 44 (08) : 696 - 705
  • [4] An Ultracompact TSV-Based Common-Mode Filter (TSV-CMF) in Three-Dimensional Integrated Circuits (3-D ICs)
    Cheng, Chi-Hsuan
    Wu, Tzong-Lin
    IEEE TRANSACTIONS ON ELECTROMAGNETIC COMPATIBILITY, 2016, 58 (04) : 1128 - 1135
  • [5] Decoupling Capacitor Stacked Chip (DCSC) in TSV-based 3D-ICs
    Song, Eunseok
    Koo, Kyoungchoul
    Kim, Myunghoi
    Pak, Jun So
    Kim, Joungho
    2011 IEEE 20TH CONFERENCE ON ELECTRICAL PERFORMANCE OF ELECTRONIC PACKAGING AND SYSTEMS (EPEPS), 2011, : 235 - 238
  • [6] Challenges and Emerging Solutions in Testing TSV-Based 21/2D-and 3D-Stacked ICs
    Marinissen, Erik Jan
    DESIGN, AUTOMATION & TEST IN EUROPE (DATE 2012), 2012, : 1277 - 1282
  • [7] Challenges in Testing TSV-Based 3D Stacked ICs: Test Flows, Test Contents, and Test Access
    Marinissen, Erik Jan
    PROCEEDINGS OF THE 2010 IEEE ASIA PACIFIC CONFERENCE ON CIRCUIT AND SYSTEM (APCCAS), 2010, : 544 - 547
  • [8] Test-Wrapper Optimization for Embedded Cores in TSV-Based Three-Dimensional SOCs
    Noia, Brandon
    Chakrabarty, Krishnendu
    Xie, Yuan
    2009 IEEE INTERNATIONAL CONFERENCE ON COMPUTER DESIGN, 2009, : 70 - +
  • [9] Test-Architecture Optimization and Test Scheduling for TSV-Based 3-D Stacked ICs
    Noia, Brandon
    Chakrabarty, Krishnendu
    Goel, Sandeep Kumar
    Marinissen, Erik Jan
    Verbree, Jouke
    IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 2011, 30 (11) : 1705 - 1718
  • [10] Compact Models of Voltage Drops in Power Delivery Network for TSV-Based Three-Dimensional Integration
    He, Huanyu
    Lu, Jian-Qiang
    IEEE ELECTRON DEVICE LETTERS, 2013, 34 (03) : 438 - 440