An effective IP reuse methodology for quality system-on-chip design

被引:3
|
作者
Sarkar, Soujanna [1 ]
Shinde, Sanjay [1 ]
Chandar, Subash G. [1 ]
机构
[1] Texas Instruments Inc, Digital Signal Proc Syst Grp, Bangalore 560093, Karnataka, India
来源
2005 International Symposium on System-On-Chip, Proceedings | 2005年
关键词
D O I
10.1109/ISSOC.2005.1595655
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
Intellectual Property (IP) reuse improves System-on-a-Chip (SoC) design productivity, and helps to meet design quality and time-to-market goals. However, IP quality issues in terms of inadequate test coverage, low power capability, absence of functional features etc. has led to reduced benefits from reuse. This is because the IT is usually designed for use in one chip and later on (re)used in chips having different requirements. Hence, part of SoC design productivity is spent in enhancing the IP to the desired quality level. As updated versions of the IP may be released several times during the SoC design phase, managing the design database poses challenge with respect to the IP enhancements. In this paper, we describe the methodology that we successfully followed in our SoC design. It consists of enhancing the IPs for meeting the desired goals, validating the changes and controlling its version in the design database. It is required to integrate three mission critical IPs developed by the customer. Certain modifications to the customer IPs were called for to meet SoC design goals and obtain a better quality of implementation.
引用
收藏
页码:104 / 107
页数:4
相关论文
共 50 条
  • [1] Automated IP Quality Qualification for Efficient System-on-chip Design
    Wang, Li-wei
    Luo, Hong-wei
    2012 13TH INTERNATIONAL CONFERENCE ON ELECTRONIC PACKAGING TECHNOLOGY & HIGH DENSITY PACKAGING (ICEPT-HDP 2012), 2012, : 1223 - 1226
  • [2] Constrained algorithmic IP design for system-on-chip
    Coussy, P.
    Casseau, E.
    Bomel, P.
    Baganne, A.
    Martin, E.
    INTEGRATION-THE VLSI JOURNAL, 2007, 40 (02) : 94 - 105
  • [3] Reuse-based methodology in developing System-on-Chip (SoC)
    Chang, Soo Ho
    Kim, Soo Dong
    FOURTH INTERNATIONAL CONFERENCE ON SOFTWARE ENGINEERING RESEARCH, MANAGEMENT AND APPLICATIONS, PROCEEDINGS, 2006, : 125 - +
  • [4] Design methodology of a configurable system-on-chip architecture
    Wallner, S
    12TH ANNUAL IEEE SYMPOSIUM ON FIELD-PROGRAMMABLE CUSTOM COMPUTING MACHINES, PROCEEDINGS, 2004, : 283 - 284
  • [5] System-on-chip design methodology for a statistical coder
    Le, Thinh M.
    Tian, X. H.
    Ho, B. L.
    Nankoo, J.
    Lian, Y.
    SEVENTEENTH IEEE INTERNATIONAL WORKSHOP ON RAPID SYSTEM PROTOTYPING, 2006, : 82 - +
  • [6] System-on-chip: Reuse and integration
    Saleh, Resve
    Wilton, Steve
    Mirabbasi, Shahriar
    Hu, Alan
    Greenstreet, Mark
    Lemieux, Guy
    Pande, Partha Pratim
    Grecu, Cristian
    Ivanov, Andre
    PROCEEDINGS OF THE IEEE, 2006, 94 (06) : 1050 - 1069
  • [7] IP reuse creation for system-on-a-chip design
    Bricaud, PJ
    PROCEEDINGS OF THE IEEE 1999 CUSTOM INTEGRATED CIRCUITS CONFERENCE, 1999, : 395 - 401
  • [8] Towards a Design Space Exploration Methodology for System-on-Chip
    Chariete, A.
    Bakhouya, M.
    Gaber, J.
    Wack, M.
    CYBERNETICS AND INFORMATION TECHNOLOGIES, 2014, 14 (01) : 101 - 111
  • [9] Effective IP reuse for high quality SOC design
    Sarkar, S
    Chandar, GS
    Shinde, S
    IEEE INTERNATIONAL SOC CONFERENCE, PROCEEDINGS, 2005, : 217 - 224
  • [10] FPGA system-on-chip soft IP design: A reconfigurable DSP
    Martina, M
    Molino, A
    Vacca, F
    2002 45TH MIDWEST SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOL III, CONFERENCE PROCEEDINGS, 2002, : 196 - 199