An effective IP reuse methodology for quality system-on-chip design

被引:3
|
作者
Sarkar, Soujanna [1 ]
Shinde, Sanjay [1 ]
Chandar, Subash G. [1 ]
机构
[1] Texas Instruments Inc, Digital Signal Proc Syst Grp, Bangalore 560093, Karnataka, India
来源
2005 International Symposium on System-On-Chip, Proceedings | 2005年
关键词
D O I
10.1109/ISSOC.2005.1595655
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
Intellectual Property (IP) reuse improves System-on-a-Chip (SoC) design productivity, and helps to meet design quality and time-to-market goals. However, IP quality issues in terms of inadequate test coverage, low power capability, absence of functional features etc. has led to reduced benefits from reuse. This is because the IT is usually designed for use in one chip and later on (re)used in chips having different requirements. Hence, part of SoC design productivity is spent in enhancing the IP to the desired quality level. As updated versions of the IP may be released several times during the SoC design phase, managing the design database poses challenge with respect to the IP enhancements. In this paper, we describe the methodology that we successfully followed in our SoC design. It consists of enhancing the IPs for meeting the desired goals, validating the changes and controlling its version in the design database. It is required to integrate three mission critical IPs developed by the customer. Certain modifications to the customer IPs were called for to meet SoC design goals and obtain a better quality of implementation.
引用
收藏
页码:104 / 107
页数:4
相关论文
共 50 条
  • [21] System-on-Chip Design and Implementation
    Brackenbury, Linda E. M.
    Plana, Luis A.
    Pepper, Jeffrey
    IEEE TRANSACTIONS ON EDUCATION, 2010, 53 (02) : 272 - 281
  • [22] Gamification of System-on-Chip Design
    Hamalainen, Timo D.
    Salminen, Erno
    2014 INTERNATIONAL SYMPOSIUM ON SYSTEM-ON-CHIP (SOC), 2014,
  • [23] An effective AMS top-down methodology applied to the design of a mixed-signal UWB system-on-chip
    Crepaldi, Marco
    Casu, Mario R.
    Graziano, Mariagrazia
    Zamboni, Maurizio
    2007 DESIGN, AUTOMATION & TEST IN EUROPE CONFERENCE & EXHIBITION, VOLS 1-3, 2007, : 1424 - 1429
  • [24] A design methodology for the development of a complex system-on-chip using uml and executable system models
    Pauwels, M
    Vanderperren, Y
    Sonck, G
    van Oostende, P
    Dehaene, W
    Moore, T
    SYSTEM SPECIFICATION AND DESIGN LANGUAGES: BEST OF FDL '02, 2003, : 129 - 141
  • [25] Legal protection on ip cores for system-on-chip designs
    Kinoshita T.
    IEEJ Transactions on Electronics, Information and Systems, 2011, 131 (02) : 265 - 270
  • [26] System-on-Chip design methodology for the 3rd millennium ICT products
    Paolini, M.
    Turolla, M.
    CSELT Technical Reports, 2000, 28 (04): : 467 - 476
  • [27] DESIGN OF CMOS LOW NOISE AMPLIFIER USING AN AUTOMATED SYSTEM-ON-CHIP METHODOLOGY
    Ibrahim, Mohamed F.
    Arafa, Kawther L.
    Farag, Fathi A.
    Abdalla, Ibrahim L.
    PROCEEDINGS OF 2020 37TH NATIONAL RADIO SCIENCE CONFERENCE (NRSC), 2020, : 181 - 188
  • [28] Interconnect IP node for future system-on-chip designs
    Saastamoinen, I
    Sigüenza-Tortosa, D
    Nurmi, J
    FIRST IEEE INTERNATION WORKSHOP ON ELECTRONIC DESIGN, TEST AND APPLICATIONS, PROCEEDINGS, 2002, : 116 - 120
  • [29] System-level co-design methodology based on platform design flow for system-on-chip
    Wen, Quan
    7TH INTERNATIONAL CONFERENCE ON COMPUTER-AIDED INDUSTRIAL DESIGN & CONCEPTUAL DESIGN, 2006, : 246 - 249
  • [30] High-speed forward error correction IP blocks for system-on-chip design
    Dinh, AV
    Bolton, RJ
    IEEE CCEC 2002: CANADIAN CONFERENCE ON ELECTRCIAL AND COMPUTER ENGINEERING, VOLS 1-3, CONFERENCE PROCEEDINGS, 2002, : 515 - 520