System-on-chip: Reuse and integration

被引:136
|
作者
Saleh, Resve [1 ]
Wilton, Steve
Mirabbasi, Shahriar
Hu, Alan
Greenstreet, Mark
Lemieux, Guy
Pande, Partha Pratim
Grecu, Cristian
Ivanov, Andre
机构
[1] Univ British Columbia, Dept Elect & Comp Engn, Vancouver, BC V6T 1Z4, Canada
[2] Univ British Columbia, Dept Comp Sci, Vancouver, BC V6T 1Z4, Canada
[3] Washington State Univ, Sch Elect Engn & Comp Sci, Pullman, WA 99164 USA
基金
加拿大自然科学与工程研究理事会; 美国国家科学基金会;
关键词
analog intellectual property (IP); intellectual property (IP) cores; network-on-chip (NoC); platform-based design; programmable intellectual property (IP); system-on-chip testing; system-on-chip verification; system-on-chip (SoC);
D O I
10.1109/JPROC.2006.873611
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Over the past ten years, as integrated circuits became increasingly more complex and expensive, the industry began to embrace new design and reuse methodologies that are collectively referred to as system-on-chip (SoC) design. in this paper, we focus on the reuse and integration issues encountered in this paradigm shift. The reusable components, called intellectual property (IP) blocks or cores, are typically synthesizable register-transfer level (RTL) designs (often called soft cores) or layout level designs (often called hard cores). The concept of reuse can be carried out at the block, platform, or chip levels, and involves making the IP sufficiently general, configurable, or programmable, for use in a wide range of applications. The IP integration issues include connecting the computational units to the communication medium, which is moving from ad hoc bus-based approaches toward structured network-on-chip (NoC) architectures. Design-for-test methodologies are also described, along with verification issues that must be addressed when integrating reusable components.
引用
收藏
页码:1050 / 1069
页数:20
相关论文
共 50 条