System-on-chip: Reuse and integration

被引:136
|
作者
Saleh, Resve [1 ]
Wilton, Steve
Mirabbasi, Shahriar
Hu, Alan
Greenstreet, Mark
Lemieux, Guy
Pande, Partha Pratim
Grecu, Cristian
Ivanov, Andre
机构
[1] Univ British Columbia, Dept Elect & Comp Engn, Vancouver, BC V6T 1Z4, Canada
[2] Univ British Columbia, Dept Comp Sci, Vancouver, BC V6T 1Z4, Canada
[3] Washington State Univ, Sch Elect Engn & Comp Sci, Pullman, WA 99164 USA
基金
加拿大自然科学与工程研究理事会; 美国国家科学基金会;
关键词
analog intellectual property (IP); intellectual property (IP) cores; network-on-chip (NoC); platform-based design; programmable intellectual property (IP); system-on-chip testing; system-on-chip verification; system-on-chip (SoC);
D O I
10.1109/JPROC.2006.873611
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Over the past ten years, as integrated circuits became increasingly more complex and expensive, the industry began to embrace new design and reuse methodologies that are collectively referred to as system-on-chip (SoC) design. in this paper, we focus on the reuse and integration issues encountered in this paradigm shift. The reusable components, called intellectual property (IP) blocks or cores, are typically synthesizable register-transfer level (RTL) designs (often called soft cores) or layout level designs (often called hard cores). The concept of reuse can be carried out at the block, platform, or chip levels, and involves making the IP sufficiently general, configurable, or programmable, for use in a wide range of applications. The IP integration issues include connecting the computational units to the communication medium, which is moving from ad hoc bus-based approaches toward structured network-on-chip (NoC) architectures. Design-for-test methodologies are also described, along with verification issues that must be addressed when integrating reusable components.
引用
收藏
页码:1050 / 1069
页数:20
相关论文
共 50 条
  • [21] System-on-chip choices
    Tran, T
    Frantz, G
    Peng, C
    IEEE INTERNATIONAL SOC CONFERENCE, PROCEEDINGS, 2003, : 259 - 260
  • [22] Microsystems and system-on-chip integration applied to inertial measuring system development.
    Fito, Xavier
    Lleixa, Francesc
    Yi, Guo
    Ferrer, Carles
    9TH IEEE INTERNATIONAL WORKSHOP ON ADVANCED MOTION CONTROL, VOLS 1 AND 2, PROCEEDINGS, 2006, : 488 - +
  • [23] Designing an inertial measuring system using system-on-chip and sensor microsystems integration
    Fito, Xavier
    Kanellou, Eleni
    Yi, Guo
    Ferrer, Carles
    2006 IEEE INTERNATIONAL SYMPOSIUM ON INDUSTRIAL ELECTRONICS, VOLS 1-7, 2006, : 3260 - +
  • [24] System-on-Chip SMO Gas Sensor Integration in Advanced CMOS Technology
    Filipovic, Lado
    Lahlalia, Ayoub
    JOURNAL OF THE ELECTROCHEMICAL SOCIETY, 2018, 165 (16) : B862 - B879
  • [25] Vertical Integration of System-on-Chip and Green Engineering Across the Undergraduate Curriculum
    Ramachandran, Ravi P.
    Jansson, Peter M.
    Tang, Ying
    Head, Linda M.
    Chatman, Lawrence
    2010 IEEE FRONTIERS IN EDUCATION CONFERENCE (FIE), 2010,
  • [26] Stress Considerations for System-on-Chip Gas Sensor Integration in CMOS Technology
    Filipovic, Lado
    Selberherr, Siegfried
    IEEE TRANSACTIONS ON DEVICE AND MATERIALS RELIABILITY, 2016, 16 (04) : 483 - 495
  • [27] Ouessant: Microcontroller approach for flexible accelerator integration and control in System-On-Chip
    Horrein, Pierre-Henri
    Porteboeuf, BenoOt
    Lalevee, Andre
    2016 26TH INTERNATIONAL CONFERENCE ON FIELD PROGRAMMABLE LOGIC AND APPLICATIONS (FPL), 2016,
  • [28] Heterogeneous Integration of Bio-Sensing System-on-Chip and Printed Electronics
    Xie, Li
    Yang, Geng
    Mantysalo, Matti
    Xu, Lin-Lin
    Jonsson, Fredrik
    Zheng, Li-Rong
    IEEE JOURNAL ON EMERGING AND SELECTED TOPICS IN CIRCUITS AND SYSTEMS, 2012, 2 (04) : 672 - 682
  • [29] CMOS Technology Scaling for System-On-Chip Integration - Past, Present and Future
    Jan, Chia-Hong
    CHINA SEMICONDUCTOR TECHNOLOGY INTERNATIONAL CONFERENCE 2012 (CSTIC 2012), 2012, 44 (01): : 451 - 470
  • [30] Operating system integration and performance of a multi stream cipher architecture for reconfigurable system-on-chip
    Wee, C. M.
    Sutton, P. R.
    Bergmann, N. W.
    FCCM 2007: 15TH ANNUAL IEEE SYMPOSIUM ON FIELD-PROGRAMMABLE CUSTOM COMPUTING MACHINES, PROCEEDINGS, 2007, : 283 - +