Digit-serial Complex-Number Multipliers on FPGAs

被引:3
|
作者
Sansaloni, T
Valls, J
Parhi, KK
机构
[1] Univ Politecn Valencia, EPS Gandia, Dipartimento Ingn Elettron, Gandia, Spain
[2] Broadcom Corp, Irvine, CA 92619 USA
关键词
complex-number multipliers; digit-serial arithmetic; Booth recoding; FPGA;
D O I
10.1023/A:1021197903170
中图分类号
TP [自动化技术、计算机技术];
学科分类号
0812 ;
摘要
This paper presents an optimized implementation on FPGA of digit-serial Complex-Number Multipliers (CMs) using Booth recoding techniques and tree adders based on Carry Save ( CS) and Ripple Carry Adders (RCA). This kind of Complex-Number multipliers can be pipelined at the same level independent of the digit-size. Variable and fixed coefficient CMs have been considered. In the first case an efficient mapping of the modified Booth recoding and the partial product generation is presented which results in a logic depth reduction. The combination of 5: 3 and 4: 3 converters in the CS structure and the utilization of RCA trees lead to a minimum area requirement. In the case of fixed coefficient CMs, partial products generator is based on look-up tables and multi-bit Booth recoding is used to reduce the area and increase the performance of the circuit. The study reveals that efficient mapping of the 5-bit Booth recoding to generate the partial products is the optimum multibit recoding when Xilinx FPGA devices are used.
引用
收藏
页码:105 / 115
页数:11
相关论文
共 50 条
  • [31] A NEW DIGIT-SERIAL DIVIDER ARCHITECTURE
    BASHAGHA, AE
    IBRAHIM, MK
    INTERNATIONAL JOURNAL OF ELECTRONICS, 1993, 75 (01) : 133 - 140
  • [32] Complex constant number serial multipliers
    Pekmestzi, KZ
    Kalivas, P
    Moshopoulos, N
    Sifnaios, J
    IEE PROCEEDINGS-CIRCUITS DEVICES AND SYSTEMS, 2003, 150 (05): : 405 - 410
  • [33] Performance tradeoffs in digit-serial DSP systems
    Suzuki, H
    Chang, YN
    Parhi, KK
    CONFERENCE RECORD OF THE THIRTY-SECOND ASILOMAR CONFERENCE ON SIGNALS, SYSTEMS & COMPUTERS, VOLS 1 AND 2, 1998, : 1225 - 1229
  • [34] Digit-serial design of a wave digital filter
    Hu, Ming
    Vainio, Olli
    Renfors, Markku
    Conference Record - IEEE Instrumentation and Measurement Technology Conference, 1999, 1 : 542 - 545
  • [35] Configurable digit-serial convolver of type F
    Milentijevic, IZ
    Stojcev, MK
    Maksimovic, DM
    MICROELECTRONICS JOURNAL, 1996, 27 (06) : 559 - 566
  • [36] Deeply Pipelined Digit-Serial LDPC Decoding
    Marshall, Philip A.
    Gaudet, Vincent C.
    Elliott, Duncan G.
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-REGULAR PAPERS, 2012, 59 (12) : 2934 - 2944
  • [37] Bit-serial and digit-serial GF(2m) Montgomery multipliers using linear feedback shift registers
    Morales-Sandoval, M.
    Feregrino-Uribe, C.
    Kitsos, P.
    IET COMPUTERS AND DIGITAL TECHNIQUES, 2011, 5 (02): : 86 - 94
  • [38] New digit-serial implementations of stack filters
    Tampere Univ of Technology, Tampere, Finland
    Signal Process, 2 (181-197):
  • [39] VLSI IMPLEMENTATION OF DIGIT-SERIAL ARITHMETIC MODULES
    BISDOUNIS, L
    METAFAS, DE
    MARAS, AM
    MAVRIDIS, C
    MICROPROCESSING AND MICROPROGRAMMING, 1993, 39 (2-5): : 251 - 254
  • [40] New digit-serial implementations of stack filters
    Astola, J
    Akopian, D
    Vainio, O
    Agaian, S
    SIGNAL PROCESSING, 1997, 61 (02) : 181 - 197