Digit-serial Complex-Number Multipliers on FPGAs

被引:3
|
作者
Sansaloni, T
Valls, J
Parhi, KK
机构
[1] Univ Politecn Valencia, EPS Gandia, Dipartimento Ingn Elettron, Gandia, Spain
[2] Broadcom Corp, Irvine, CA 92619 USA
关键词
complex-number multipliers; digit-serial arithmetic; Booth recoding; FPGA;
D O I
10.1023/A:1021197903170
中图分类号
TP [自动化技术、计算机技术];
学科分类号
0812 ;
摘要
This paper presents an optimized implementation on FPGA of digit-serial Complex-Number Multipliers (CMs) using Booth recoding techniques and tree adders based on Carry Save ( CS) and Ripple Carry Adders (RCA). This kind of Complex-Number multipliers can be pipelined at the same level independent of the digit-size. Variable and fixed coefficient CMs have been considered. In the first case an efficient mapping of the modified Booth recoding and the partial product generation is presented which results in a logic depth reduction. The combination of 5: 3 and 4: 3 converters in the CS structure and the utilization of RCA trees lead to a minimum area requirement. In the case of fixed coefficient CMs, partial products generator is based on look-up tables and multi-bit Booth recoding is used to reduce the area and increase the performance of the circuit. The study reveals that efficient mapping of the 5-bit Booth recoding to generate the partial products is the optimum multibit recoding when Xilinx FPGA devices are used.
引用
收藏
页码:105 / 115
页数:11
相关论文
共 50 条
  • [21] Systematic design of high-speed and low-power digit-serial multipliers
    Univ of Minnesota, Minneapolis, United States
    IEEE Trans Circuits Syst II Analog Digital Signal Process, 12 (1585-1596):
  • [22] Efficient digit-serial normal basis multipliers over GF(2M)
    Reyhani-Masoleh, A
    Hasan, MA
    2002 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOL V, PROCEEDINGS, 2002, : 781 - 784
  • [23] Systematic design of high-speed and low-power digit-serial multipliers
    Chang, YN
    Satyanarayana, JH
    Parhi, KK
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-EXPRESS BRIEFS, 1998, 45 (12) : 1585 - 1596
  • [24] ASIC Implementation and Power Analysis of Digit-Serial Polynomial Basis Multipliers in GF (2233) for Different Digit Sizes
    Namin, S-hashemi
    Muscedere, R.
    Ahmadi, M.
    INTERNATIONAL CONFERENCE ON ENVIRONMENTAL SCIENCE AND ENERGY ENGINEERING (ICESEE 2015), 2015, : 180 - 185
  • [25] DIGIT SERIAL MULTIPLIERS
    BALSARA, PT
    OWENS, RM
    IRWIN, MJ
    JOURNAL OF PARALLEL AND DISTRIBUTED COMPUTING, 1991, 11 (02) : 156 - 162
  • [26] Low-Latency Digit-Serial and Digit-Parallel Systolic Multipliers for Large Binary Extension Fields
    Pan, Jeng-Shyang
    Lee, Chiou-Yng
    Meher, Pramod Kumar
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-REGULAR PAPERS, 2013, 60 (12) : 3195 - 3204
  • [27] Efficient FPGA-implementation of two's complement digit-serial/parallel multipliers
    Valls, J
    Boemo, E
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-ANALOG AND DIGITAL SIGNAL PROCESSING, 2003, 50 (06): : 317 - 322
  • [28] Digit-Serial Pipeline Sorter Architecture
    Yun-Nan Chang
    Journal of Signal Processing Systems, 2010, 61 : 241 - 249
  • [29] A DIGIT-SERIAL COMPILER OPERATOR LIBRARY
    HARTLEY, R
    CORBETT, P
    1989 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOLS 1-3, 1989, : 641 - 646
  • [30] Digit-Serial Pipeline Sorter Architecture
    Chang, Yun-Nan
    JOURNAL OF SIGNAL PROCESSING SYSTEMS FOR SIGNAL IMAGE AND VIDEO TECHNOLOGY, 2010, 61 (02): : 241 - 249