A 20-MHz bandwidth, 75-dB dynamic range, continuous-time delta-sigma modulator with reduced nonidealities

被引:1
|
作者
Song, Seokjae [1 ]
Lee, Jaeseong [1 ]
Roh, Jeongjin [1 ]
机构
[1] Hanyang Univ, Dept Commun & Elect Engn, Ansan, South Korea
关键词
clock jitter; continuous-time delta-sigma modulator (CT-DSM); current-steering DAC; excess loop delay (ELD); mismatch; nonreturn-to-zero (NRZ); return-to-zero (RZ); ADC; DESIGN; COMPENSATION;
D O I
10.1002/cta.2665
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
This letter presents a 4-bit continuous-time delta-sigma modulator (CT-DSM) fabricated using a 65-nm CMOS process. The circuit is designed for wide-bandwidth applications, such as those related to wireless communications. This CT-DSM has an oversampling ratio of 16 with a 640-MHz sampling frequency. To reduce the clock jitter sensitivity and excess loop delay effect, the first DAC pulse is a nonreturn-to-zero (NRZ)-type pulse, whereas the second DAC pulse is a return-to-zero (RZ)-type pulse; this is accomplished using a current-steering DAC. In order to reduce mismatch without using a data-weighted averaging circuit, the size and layout of the unit current source in the current-steering DAC are considered carefully. The CT-DSM achieves a signal-to-noise ratio (SNR) of 67.3 dB, a signal-to-noise and distortion ratio (SNDR) of 63.4 dB, and a dynamic range of 75 dB for a 20-MHz signal bandwidth.
引用
收藏
页码:1370 / 1380
页数:11
相关论文
共 50 条
  • [41] Continuous-Time Delta-Sigma Modulator Design Using the Method of Moments
    Pavan, Shanthi
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-REGULAR PAPERS, 2014, 61 (06) : 1629 - 1637
  • [42] Study of Quantizer-Bandwidth in Continuous-Time Delta-Sigma Modulators
    Han, Changsok
    Kim, Taewook
    Xu, Xiaodong
    Maghari, Nima
    2019 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS), 2019,
  • [43] A power efficient continuous time ΔΣ modulator with 15 MHz bandwidth and 70 dB dynamic range
    Karthikeyan Reddy
    Shanthi Pavan
    Analog Integrated Circuits and Signal Processing, 2010, 63 : 397 - 406
  • [44] A power efficient continuous time ΔΣ modulator with 15 MHz bandwidth and 70 dB dynamic range
    Reddy, Karthikeyan
    Pavan, Shanthi
    ANALOG INTEGRATED CIRCUITS AND SIGNAL PROCESSING, 2010, 63 (03) : 397 - 406
  • [45] A 18-mW, 20-MHz bandwidth, 12-bit continuous-time Sigma Delta modulator using a power-efficient multi-stage amplifier
    Li Ran
    Li Jing
    Yi Ting
    Hong Zhiliang
    JOURNAL OF SEMICONDUCTORS, 2012, 33 (01)
  • [46] A 50 MHz BW 76.1 dB DR Two-Stage Continuous-Time Delta-Sigma Modulator With VCO Quantizer Nonlinearity Cancellation
    Dey, Siladitya
    Reddy, Karthikeyan
    Mayaram, Kartikeya
    Fiez, Terri S.
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2018, 53 (03) : 799 - 813
  • [47] A 20-MHz Bandwidth Continuous-Time Sigma-Delta Modulator With Jitter Immunity Improved Full Clock Period SCR (FSCR) DAC and High-Speed DWA
    Jo, Jun-Gi
    Noh, Jinho
    Yoo, Changsik
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2011, 46 (11) : 2469 - 2477
  • [48] A low power 1.1 MHz CMOS continuous-time delta-sigma modulator with active-passive loopfilters
    Song, Tongyu
    Yan, Shouli
    2006 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOLS 1-11, PROCEEDINGS, 2006, : 4423 - +
  • [49] A 1-V 100-dB Dynamic Range 24.4-kHz Bandwidth Delta-Sigma Modulator
    Chang, Chia-Ling
    Wu, Jieh-Tsorng
    2013 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS), 2013, : 813 - 816
  • [50] A 101 dB dynamic range, 2 kHz bandwidth delta-sigma modulator with a modified feed-forward architecture
    Cho, Kang-Il
    Kwak, Yong-Sik
    Kim, Ho-Jin
    Ahn, Gil-Cho
    IEICE ELECTRONICS EXPRESS, 2018, 15 (21):