A 20-MHz bandwidth, 75-dB dynamic range, continuous-time delta-sigma modulator with reduced nonidealities

被引:1
|
作者
Song, Seokjae [1 ]
Lee, Jaeseong [1 ]
Roh, Jeongjin [1 ]
机构
[1] Hanyang Univ, Dept Commun & Elect Engn, Ansan, South Korea
关键词
clock jitter; continuous-time delta-sigma modulator (CT-DSM); current-steering DAC; excess loop delay (ELD); mismatch; nonreturn-to-zero (NRZ); return-to-zero (RZ); ADC; DESIGN; COMPENSATION;
D O I
10.1002/cta.2665
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
This letter presents a 4-bit continuous-time delta-sigma modulator (CT-DSM) fabricated using a 65-nm CMOS process. The circuit is designed for wide-bandwidth applications, such as those related to wireless communications. This CT-DSM has an oversampling ratio of 16 with a 640-MHz sampling frequency. To reduce the clock jitter sensitivity and excess loop delay effect, the first DAC pulse is a nonreturn-to-zero (NRZ)-type pulse, whereas the second DAC pulse is a return-to-zero (RZ)-type pulse; this is accomplished using a current-steering DAC. In order to reduce mismatch without using a data-weighted averaging circuit, the size and layout of the unit current source in the current-steering DAC are considered carefully. The CT-DSM achieves a signal-to-noise ratio (SNR) of 67.3 dB, a signal-to-noise and distortion ratio (SNDR) of 63.4 dB, and a dynamic range of 75 dB for a 20-MHz signal bandwidth.
引用
收藏
页码:1370 / 1380
页数:11
相关论文
共 50 条
  • [31] A 0.5 V 65.7 dB 1 MHz continuous-time complex delta sigma modulator
    He, Xiao-yong
    Pun, Kong-pang
    Tang, Siu-kei
    Choy, Chiu-sing
    Kinget, Peter
    ANALOG INTEGRATED CIRCUITS AND SIGNAL PROCESSING, 2011, 66 (02) : 255 - 267
  • [32] A 0.5 V 65.7 dB 1 MHz continuous-time complex delta sigma modulator
    Xiao-yong He
    Kong-pang Pun
    Siu-kei Tang
    Chiu-sing Choy
    Peter Kinget
    Analog Integrated Circuits and Signal Processing, 2011, 66 : 255 - 267
  • [33] A Continuous-Time Delta-Sigma Modulator Using Feedback Resistors
    Lin, Yung-Chou
    Hsieh, Wen-Hung
    Hung, Chung-Chih
    2009 INTERNATIONAL SYMPOSIUM ON VLSI DESIGN, AUTOMATION AND TEST (VLSI-DAT), PROCEEDINGS OF TECHNICAL PROGRAM, 2009, : 243 - 246
  • [34] Continuous-time, frequency translating, bandpass delta-sigma modulator
    Pulincherry, A
    Hufford, M
    Naviasky, E
    Moon, UK
    PROCEEDINGS OF THE 2003 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOL I: ANALOG CIRCUITS AND SIGNAL PROCESSING, 2003, : 1013 - 1016
  • [35] Continuous-Time Delta-Sigma Modulator with Time Domain Noise Coupling
    Han, Changsok
    Maghari, Nima
    2019 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS), 2019,
  • [36] A 2.52-mW continuous-time Sigma Delta modulator with 72 dB dynamic range for FM radio
    Chen Mingyi
    Zhou Liguo
    Bian Chenghao
    Yan Jun
    Shi Yin
    JOURNAL OF SEMICONDUCTORS, 2014, 35 (10)
  • [37] A 20-mW 640-MHz CMOS continuous-time ΣΔ ADC with 20-MHz signal bandwidth, 80-dB dynamic range and 12-bit ENOB
    Mitteregger, Gerhard
    Ebner, Christian
    Mechnig, Stephan
    Blon, Thomas
    Holuigue, Christophe
    Romani, Ernesto
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2006, 41 (12) : 2641 - 2649
  • [38] A CMOS 3.4 mW 200 MHz continuous-time δ-σ modulator with 61.5 dB dynamic range and 5 MHz bandwidth for ultrasound application
    Song, Pengyu
    Tiew, Kei-Tee
    Lam, Yvonne
    Koh, Liang Mong
    2007 50TH MIDWEST SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOLS 1-3, 2007, : 125 - 128
  • [39] A 200-MHz continuous-time CMOS delta-sigma modulator featuring nonlinear feedback control
    Zourntos, T
    PROCEEDINGS OF THE IEEE 2003 CUSTOM INTEGRATED CIRCUITS CONFERENCE, 2003, : 135 - 138
  • [40] A Fourth-Order FeedForward Continuous-Time Delta-Sigma ADC with 3MHz Bandwidth
    Huang, Sheng-Wen
    Chen, Zong-Yi
    Hung, Chung-Chih
    Chen, Chia-Min
    53RD IEEE INTERNATIONAL MIDWEST SYMPOSIUM ON CIRCUITS AND SYSTEMS, 2010, : 33 - 36