共 50 条
- [31] Low-power on-chip bus architecture using dynamic relative delays IEEE INTERNATIONAL SOC CONFERENCE, PROCEEDINGS, 2004, : 233 - 236
- [32] Low-power instruction cache architecture using pre-tag checking 2007 INTERNATIONAL SYMPOSIUM ON VLSI DESIGN, AUTOMATION AND TEST (VLSI-DAT), PROCEEDINGS OF TECHNICAL PAPERS, 2007, : 83 - +
- [33] Low-power data cache architecture by address range reconfiguration for multimedia applications ADVANCES IN COMPUTER SYSTEMS ARCHITECTURE, PROCEEDINGS, 2006, 4186 : 574 - 580
- [34] Irredundant address bus encoding for low power ISLPED'01: PROCEEDINGS OF THE 2001 INTERNATIONAL SYMPOSIUM ON LOWPOWER ELECTRONICS AND DESIGN, 2001, : 182 - 187
- [36] Bus encoding architecture for low-power implementation of an AMBA-based SoC platform IEE PROCEEDINGS-COMPUTERS AND DIGITAL TECHNIQUES, 2002, 149 (04): : 152 - 156
- [37] A low power-delay product page-based address bus coding method 16TH INTERNATIONAL CONFERENCE ON VLSI DESIGN, PROCEEDINGS, 2003, : 521 - 526
- [38] Enhanced bus invert encodings for low-power 2002 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOL V, PROCEEDINGS, 2002, : 25 - 28
- [40] Segmented bus design for low-power systems IEEE Trans Very Large Scale Integr VLSI Syst, 1 (25-29):