LOW-POWER INSTRUCTION ADDRESS BUS CODING WITH XOR-BITS ARCHITECTURE

被引:1
|
作者
Fan, Chih-Peng [1 ]
Fang, Chia-Hao [1 ]
机构
[1] Natl Chung Hsing Univ, Dept Elect Engn, Taichung 402, Taiwan
关键词
Bus coding; low-power; instruction address; switching activity; coupling activity; SYSTEMS;
D O I
10.1142/S0218126609004910
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
In this paper, we present an address bus coding method to reduce dynamic power dissipations and delay faults at on-chip applications. The purpose of the proposed new coding technique is to diminish the switching and coupling activities on instruction address busses effectively. The proposed bus coding method is called the exclusive-OR and bus inverter transition signaling (XOR-BITS) code. The XOR-BITS code has four advantages. Firstly, it can save a large number of switching activities. Secondly, it can also save a large number of coupling activities. Thirdly, its architecture belongs to a low-complexity architecture. Finally, its delay is short after optimizations. Experimental results show that the XOR-BITS coding indicates an average reduction in 78.5% switching activities and 21.9% coupling activities on instruction address busses. It surpasses the other address coding methods in total power dissipations when the load capacitance is more than 1 pF/bit with the TSMC 0.13 mu m CMOS technology. For a 50 pF/bit load capacitance, it achieves a 74.9% average reduction in total power dissipations, compared with the un-coded schemes by using seven benchmarks. Similarly, our method also surpasses the other address bus coding methods with the TSMC 0.18 mu m CMOS technology.
引用
收藏
页码:45 / 57
页数:13
相关论文
共 50 条
  • [31] Low-power on-chip bus architecture using dynamic relative delays
    Ghoneima, M
    Ismail, Y
    IEEE INTERNATIONAL SOC CONFERENCE, PROCEEDINGS, 2004, : 233 - 236
  • [32] Low-power instruction cache architecture using pre-tag checking
    Cheng, Shi-You
    Huang, Juinn-Dar
    2007 INTERNATIONAL SYMPOSIUM ON VLSI DESIGN, AUTOMATION AND TEST (VLSI-DAT), PROCEEDINGS OF TECHNICAL PAPERS, 2007, : 83 - +
  • [33] Low-power data cache architecture by address range reconfiguration for multimedia applications
    Yang, Hoon-Mo
    Park, Gi-Ho
    Kim, Shin-Dug
    ADVANCES IN COMPUTER SYSTEMS ARCHITECTURE, PROCEEDINGS, 2006, 4186 : 574 - 580
  • [34] Irredundant address bus encoding for low power
    Aghaghiri, Y
    Fallah, F
    Pedram, M
    ISLPED'01: PROCEEDINGS OF THE 2001 INTERNATIONAL SYMPOSIUM ON LOWPOWER ELECTRONICS AND DESIGN, 2001, : 182 - 187
  • [35] A low-power LFSR architecture
    Huang, TC
    Lee, KJ
    10TH ASIAN TEST SYMPOSIUM, PROCEEDINGS, 2001, : 470 - 470
  • [36] Bus encoding architecture for low-power implementation of an AMBA-based SoC platform
    Osborne, S
    Erdogan, AT
    Arslan, T
    Robinson, D
    IEE PROCEEDINGS-COMPUTERS AND DIGITAL TECHNIQUES, 2002, 149 (04): : 152 - 156
  • [37] A low power-delay product page-based address bus coding method
    Tsai, CM
    Liao, GW
    Lin, RB
    16TH INTERNATIONAL CONFERENCE ON VLSI DESIGN, PROCEEDINGS, 2003, : 521 - 526
  • [38] Enhanced bus invert encodings for low-power
    Narayanan, U
    Chung, KS
    Kim, T
    2002 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOL V, PROCEEDINGS, 2002, : 25 - 28
  • [39] Crosstalk-noise-aware bus coding with low-power ground-gated repeaters
    Jiao, Hailong
    Wang, Rui
    He, Yifan
    INTERNATIONAL JOURNAL OF CIRCUIT THEORY AND APPLICATIONS, 2018, 46 (02) : 280 - 289
  • [40] Segmented bus design for low-power systems
    Natl Chung-Cheng Univ, Chiayi, Taiwan
    IEEE Trans Very Large Scale Integr VLSI Syst, 1 (25-29):