LOW-POWER INSTRUCTION ADDRESS BUS CODING WITH XOR-BITS ARCHITECTURE

被引:1
|
作者
Fan, Chih-Peng [1 ]
Fang, Chia-Hao [1 ]
机构
[1] Natl Chung Hsing Univ, Dept Elect Engn, Taichung 402, Taiwan
关键词
Bus coding; low-power; instruction address; switching activity; coupling activity; SYSTEMS;
D O I
10.1142/S0218126609004910
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
In this paper, we present an address bus coding method to reduce dynamic power dissipations and delay faults at on-chip applications. The purpose of the proposed new coding technique is to diminish the switching and coupling activities on instruction address busses effectively. The proposed bus coding method is called the exclusive-OR and bus inverter transition signaling (XOR-BITS) code. The XOR-BITS code has four advantages. Firstly, it can save a large number of switching activities. Secondly, it can also save a large number of coupling activities. Thirdly, its architecture belongs to a low-complexity architecture. Finally, its delay is short after optimizations. Experimental results show that the XOR-BITS coding indicates an average reduction in 78.5% switching activities and 21.9% coupling activities on instruction address busses. It surpasses the other address coding methods in total power dissipations when the load capacitance is more than 1 pF/bit with the TSMC 0.13 mu m CMOS technology. For a 50 pF/bit load capacitance, it achieves a 74.9% average reduction in total power dissipations, compared with the un-coded schemes by using seven benchmarks. Similarly, our method also surpasses the other address bus coding methods with the TSMC 0.18 mu m CMOS technology.
引用
收藏
页码:45 / 57
页数:13
相关论文
共 50 条
  • [21] Novel low-power bus invert coding methods with crosstalk detector
    Fang, Chia-Hao
    Fan, Chih-Peng
    JOURNAL OF THE CHINESE INSTITUTE OF ENGINEERS, 2011, 34 (01) : 123 - 139
  • [22] Decomposition of bus-invert coding for low-power I/O
    Hong, S
    Kim, T
    Narayanan, U
    Chung, KS
    JOURNAL OF CIRCUITS SYSTEMS AND COMPUTERS, 2000, 10 (1-2) : 101 - 111
  • [23] Efficient integrated bus coding scheme for low-power I/O
    Supon, Tareq Muhammad
    Basith, Iftekhar Ibne
    Abdel-Raheem, Esam
    Rashidzadeh, Rashid
    AEU-INTERNATIONAL JOURNAL OF ELECTRONICS AND COMMUNICATIONS, 2017, 82 : 30 - 36
  • [24] Improved Bus-Shift Coding for Low-Power I/O
    Alamgir, Mohammed
    Basith, Iftekhar Ibne
    Supon, Tareq
    Rashidzadeh, Rashid
    2015 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS), 2015, : 2940 - 2943
  • [25] Coding for low-power address and data busses: A source-coding framework and applications
    Ramprasad, S
    Shanbhag, NR
    Hajj, IN
    ELEVENTH INTERNATIONAL CONFERENCE ON VLSI DESIGN, PROCEEDINGS, 1997, : 18 - 23
  • [26] Bus-invert coding for low-power I/O - A decomposition approach
    Hong, S
    Narayanan, U
    Chung, KS
    Kim, T
    PROCEEDINGS OF THE 43RD IEEE MIDWEST SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOLS I-III, 2000, : 750 - 753
  • [27] Preceded two-dimensional coding method for low-power serial bus
    Shin, Y
    Jeong, DK
    ELECTRONICS LETTERS, 1999, 35 (18) : 1524 - 1526
  • [28] Graph-based codeword selection for memoryless low-power bus coding
    Gustafsson, O
    ELECTRONICS LETTERS, 2004, 40 (24) : 1531 - 1532
  • [29] Weight-based bus-invert coding for low-power applications
    Lin, RB
    Tsai, CM
    ASP-DAC/VLSI DESIGN 2002: 7TH ASIA AND SOUTH PACIFIC DESIGN AUTOMATION CONFERENCE AND 15TH INTERNATIONAL CONFERENCE ON VLSI DESIGN, PROCEEDINGS, 2002, : 121 - 125
  • [30] Bus-Invert Coding as a Low-Power Countermeasure Against Correlation Power Analysis Attack
    Vosoughi, M. Ali
    Wang, Longfei
    Kose, Selcuk
    2019 ACM/IEEE INTERNATIONAL WORKSHOP ON SYSTEM LEVEL INTERCONNECT PREDICTION (SLIP), 2019,